| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 342579 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3029812 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 342579 | 0 | 0 |
| T1 | 135952 | 138 | 0 | 0 |
| T2 | 581876 | 126 | 0 | 0 |
| T3 | 125882 | 16 | 0 | 0 |
| T10 | 2496 | 0 | 0 | 0 |
| T11 | 7642 | 0 | 0 | 0 |
| T16 | 0 | 87 | 0 | 0 |
| T31 | 104262 | 246 | 0 | 0 |
| T32 | 634760 | 390 | 0 | 0 |
| T33 | 1304 | 0 | 0 | 0 |
| T34 | 1091 | 0 | 0 | 0 |
| T35 | 649902 | 2265 | 0 | 0 |
| T37 | 0 | 5 | 0 | 0 |
| T49 | 0 | 246 | 0 | 0 |
| T50 | 0 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3029812 | 0 | 0 |
| T1 | 135952 | 768 | 0 | 0 |
| T2 | 581876 | 649 | 0 | 0 |
| T3 | 125882 | 71 | 0 | 0 |
| T10 | 2496 | 1 | 0 | 0 |
| T11 | 7642 | 6 | 0 | 0 |
| T16 | 0 | 291 | 0 | 0 |
| T31 | 104262 | 5427 | 0 | 0 |
| T32 | 634760 | 5542 | 0 | 0 |
| T33 | 1304 | 0 | 0 | 0 |
| T34 | 1091 | 0 | 0 | 0 |
| T35 | 649902 | 12979 | 0 | 0 |
| T49 | 0 | 5427 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |