| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 342502 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3051491 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 342502 | 0 | 0 |
| T2 | 280272 | 72 | 0 | 0 |
| T3 | 201595 | 508 | 0 | 0 |
| T7 | 227916 | 85 | 0 | 0 |
| T8 | 317490 | 36 | 0 | 0 |
| T31 | 631752 | 374 | 0 | 0 |
| T32 | 187035 | 77 | 0 | 0 |
| T33 | 1885 | 0 | 0 | 0 |
| T34 | 10170 | 9 | 0 | 0 |
| T35 | 298974 | 195 | 0 | 0 |
| T36 | 45528 | 9 | 0 | 0 |
| T37 | 0 | 33 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3051491 | 0 | 0 |
| T1 | 3942 | 1 | 0 | 0 |
| T2 | 280272 | 395 | 0 | 0 |
| T3 | 201595 | 4932 | 0 | 0 |
| T7 | 227916 | 426 | 0 | 0 |
| T8 | 317490 | 182 | 0 | 0 |
| T31 | 631752 | 5526 | 0 | 0 |
| T32 | 187035 | 191 | 0 | 0 |
| T33 | 1885 | 0 | 0 | 0 |
| T34 | 10170 | 31 | 0 | 0 |
| T35 | 298974 | 7477 | 0 | 0 |
| T36 | 0 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |