| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 344713 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3076848 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 344713 | 0 | 0 |
| T1 | 101713 | 14 | 0 | 0 |
| T2 | 310124 | 139 | 0 | 0 |
| T3 | 513745 | 2265 | 0 | 0 |
| T4 | 497729 | 93 | 0 | 0 |
| T7 | 146617 | 189 | 0 | 0 |
| T32 | 190914 | 374 | 0 | 0 |
| T33 | 10752 | 9 | 0 | 0 |
| T34 | 596464 | 2337 | 0 | 0 |
| T35 | 11866 | 9 | 0 | 0 |
| T36 | 142602 | 188 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3076848 | 0 | 0 |
| T1 | 101713 | 62 | 0 | 0 |
| T2 | 310124 | 351 | 0 | 0 |
| T3 | 513745 | 12979 | 0 | 0 |
| T4 | 497729 | 435 | 0 | 0 |
| T7 | 146617 | 907 | 0 | 0 |
| T32 | 190914 | 5526 | 0 | 0 |
| T33 | 10752 | 31 | 0 | 0 |
| T34 | 596464 | 13147 | 0 | 0 |
| T35 | 11866 | 31 | 0 | 0 |
| T36 | 142602 | 7012 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |