Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
225187909 |
0 |
0 |
T1 |
101713 |
1338 |
0 |
0 |
T2 |
310124 |
3839 |
0 |
0 |
T3 |
513745 |
443256 |
0 |
0 |
T4 |
497729 |
0 |
0 |
0 |
T7 |
146617 |
18795 |
0 |
0 |
T32 |
190914 |
210888 |
0 |
0 |
T33 |
10752 |
234 |
0 |
0 |
T34 |
596464 |
557581 |
0 |
0 |
T35 |
11866 |
233 |
0 |
0 |
T36 |
142602 |
249009 |
0 |
0 |
T75 |
0 |
454716 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
225187909 |
0 |
0 |
T1 |
101713 |
1338 |
0 |
0 |
T2 |
310124 |
3839 |
0 |
0 |
T3 |
513745 |
443256 |
0 |
0 |
T4 |
497729 |
0 |
0 |
0 |
T7 |
146617 |
18795 |
0 |
0 |
T32 |
190914 |
210888 |
0 |
0 |
T33 |
10752 |
234 |
0 |
0 |
T34 |
596464 |
557581 |
0 |
0 |
T35 |
11866 |
233 |
0 |
0 |
T36 |
142602 |
249009 |
0 |
0 |
T75 |
0 |
454716 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T33,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T36,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
184475926 |
0 |
0 |
T1 |
101713 |
2885 |
0 |
0 |
T2 |
310124 |
10187 |
0 |
0 |
T3 |
513745 |
106155 |
0 |
0 |
T4 |
497729 |
32701 |
0 |
0 |
T7 |
146617 |
39574 |
0 |
0 |
T32 |
190914 |
504733 |
0 |
0 |
T33 |
10752 |
2333 |
0 |
0 |
T34 |
596464 |
111166 |
0 |
0 |
T35 |
11866 |
2333 |
0 |
0 |
T36 |
142602 |
774635 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
184475926 |
0 |
0 |
T1 |
101713 |
2885 |
0 |
0 |
T2 |
310124 |
10187 |
0 |
0 |
T3 |
513745 |
106155 |
0 |
0 |
T4 |
497729 |
32701 |
0 |
0 |
T7 |
146617 |
39574 |
0 |
0 |
T32 |
190914 |
504733 |
0 |
0 |
T33 |
10752 |
2333 |
0 |
0 |
T34 |
596464 |
111166 |
0 |
0 |
T35 |
11866 |
2333 |
0 |
0 |
T36 |
142602 |
774635 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43086395 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
43707 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43086395 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
43707 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21680145 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
9636 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21680145 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
9636 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T31,T42 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T31,T42 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42246924 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
43707 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42246924 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
43707 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
468948648 |
0 |
0 |
T1 |
101713 |
10694 |
0 |
0 |
T2 |
310124 |
22538 |
0 |
0 |
T3 |
513745 |
194939 |
0 |
0 |
T4 |
497729 |
16034 |
0 |
0 |
T7 |
146617 |
143837 |
0 |
0 |
T32 |
190914 |
855786 |
0 |
0 |
T33 |
10752 |
1869 |
0 |
0 |
T34 |
596464 |
232368 |
0 |
0 |
T35 |
11866 |
1801 |
0 |
0 |
T36 |
142602 |
778316 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
918764589 |
0 |
0 |
T1 |
101713 |
10634 |
0 |
0 |
T2 |
310124 |
98027 |
0 |
0 |
T3 |
513745 |
194939 |
0 |
0 |
T4 |
497729 |
16034 |
0 |
0 |
T7 |
146617 |
142265 |
0 |
0 |
T32 |
190914 |
855786 |
0 |
0 |
T33 |
10752 |
1869 |
0 |
0 |
T34 |
596464 |
232368 |
0 |
0 |
T35 |
11866 |
1801 |
0 |
0 |
T36 |
142602 |
646697 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22943626 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
9636 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43095159 |
0 |
0 |
T1 |
101713 |
3906 |
0 |
0 |
T2 |
310124 |
43707 |
0 |
0 |
T3 |
513745 |
95800 |
0 |
0 |
T4 |
497729 |
10740 |
0 |
0 |
T7 |
146617 |
49808 |
0 |
0 |
T32 |
190914 |
5984 |
0 |
0 |
T33 |
10752 |
192 |
0 |
0 |
T34 |
596464 |
54470 |
0 |
0 |
T35 |
11866 |
192 |
0 |
0 |
T36 |
142602 |
62224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
112562519 |
0 |
0 |
T1 |
101713 |
1338 |
0 |
0 |
T2 |
310124 |
806 |
0 |
0 |
T3 |
513745 |
443256 |
0 |
0 |
T4 |
497729 |
0 |
0 |
0 |
T7 |
146617 |
18795 |
0 |
0 |
T32 |
190914 |
210888 |
0 |
0 |
T33 |
10752 |
234 |
0 |
0 |
T34 |
596464 |
557581 |
0 |
0 |
T35 |
11866 |
233 |
0 |
0 |
T36 |
142602 |
366347 |
0 |
0 |
T75 |
0 |
454716 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
225216682 |
0 |
0 |
T1 |
101713 |
1338 |
0 |
0 |
T2 |
310124 |
3839 |
0 |
0 |
T3 |
513745 |
443256 |
0 |
0 |
T4 |
497729 |
0 |
0 |
0 |
T7 |
146617 |
18795 |
0 |
0 |
T32 |
190914 |
210888 |
0 |
0 |
T33 |
10752 |
234 |
0 |
0 |
T34 |
596464 |
557581 |
0 |
0 |
T35 |
11866 |
233 |
0 |
0 |
T36 |
142602 |
249009 |
0 |
0 |
T75 |
0 |
454716 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
101713 |
101642 |
0 |
0 |
T2 |
310124 |
310051 |
0 |
0 |
T3 |
513745 |
513740 |
0 |
0 |
T4 |
497729 |
497678 |
0 |
0 |
T7 |
146617 |
146608 |
0 |
0 |
T32 |
190914 |
190906 |
0 |
0 |
T33 |
10752 |
10686 |
0 |
0 |
T34 |
596464 |
596456 |
0 |
0 |
T35 |
11866 |
11810 |
0 |
0 |
T36 |
142602 |
142596 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1231 |
1231 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |