| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 348896 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3097796 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 348896 | 0 | 0 |
| T1 | 121088 | 363 | 0 | 0 |
| T2 | 51849 | 16 | 0 | 0 |
| T3 | 943865 | 100 | 0 | 0 |
| T4 | 142797 | 15 | 0 | 0 |
| T7 | 119110 | 147 | 0 | 0 |
| T32 | 35801 | 9 | 0 | 0 |
| T33 | 20078 | 9 | 0 | 0 |
| T34 | 9907 | 9 | 0 | 0 |
| T35 | 105974 | 95 | 0 | 0 |
| T36 | 108117 | 246 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3097796 | 0 | 0 |
| T1 | 121088 | 2776 | 0 | 0 |
| T2 | 51849 | 74 | 0 | 0 |
| T3 | 943865 | 545 | 0 | 0 |
| T4 | 142797 | 45 | 0 | 0 |
| T7 | 119110 | 823 | 0 | 0 |
| T32 | 35801 | 31 | 0 | 0 |
| T33 | 20078 | 31 | 0 | 0 |
| T34 | 9907 | 31 | 0 | 0 |
| T35 | 105974 | 512 | 0 | 0 |
| T36 | 108117 | 5427 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |