Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 345393 0 0
RunThenComplete_M 2147483647 3041633 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 345393 0 0
T1 718376 310 0 0
T2 626283 374 0 0
T3 148929 189 0 0
T4 49351 6 0 0
T7 374821 77 0 0
T8 295966 285 0 0
T29 239109 131 0 0
T30 106600 246 0 0
T31 1876 0 0 0
T32 484883 310 0 0
T33 0 90 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3041633 0 0
T1 718376 5462 0 0
T2 626283 5526 0 0
T3 148929 1027 0 0
T4 49351 18 0 0
T7 374821 421 0 0
T8 295966 2741 0 0
T29 239109 323 0 0
T30 106600 5427 0 0
T31 1876 0 0 0
T32 484883 5462 0 0
T33 0 455 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%