Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347187 0 0
RunThenComplete_M 2147483647 3083454 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347187 0 0
T1 77574 42 0 0
T2 357200 273 0 0
T3 149383 310 0 0
T4 120206 15 0 0
T5 364623 42 0 0
T7 370449 44 0 0
T10 4089 0 0 0
T30 619835 374 0 0
T31 705115 310 0 0
T32 138428 188 0 0
T35 0 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3083454 0 0
T1 77574 104 0 0
T2 357200 2410 0 0
T3 149383 5462 0 0
T4 120206 45 0 0
T5 364623 221 0 0
T7 370449 257 0 0
T10 4089 0 0 0
T30 619835 5526 0 0
T31 705115 5462 0 0
T32 138428 6877 0 0
T35 0 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%