| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 349009 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3093440 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 349009 | 0 | 0 |
| T1 | 216653 | 374 | 0 | 0 |
| T2 | 322174 | 109 | 0 | 0 |
| T3 | 3716 | 0 | 0 | 0 |
| T7 | 608557 | 462 | 0 | 0 |
| T8 | 141157 | 45 | 0 | 0 |
| T9 | 68797 | 20 | 0 | 0 |
| T20 | 503412 | 176 | 0 | 0 |
| T34 | 365392 | 177 | 0 | 0 |
| T35 | 219839 | 2265 | 0 | 0 |
| T36 | 260186 | 2337 | 0 | 0 |
| T37 | 0 | 179 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3093440 | 0 | 0 |
| T1 | 216653 | 5526 | 0 | 0 |
| T2 | 322174 | 615 | 0 | 0 |
| T3 | 3716 | 0 | 0 | 0 |
| T7 | 608557 | 4925 | 0 | 0 |
| T8 | 141157 | 229 | 0 | 0 |
| T9 | 68797 | 101 | 0 | 0 |
| T20 | 503412 | 923 | 0 | 0 |
| T34 | 365392 | 431 | 0 | 0 |
| T35 | 219839 | 12979 | 0 | 0 |
| T36 | 260186 | 13147 | 0 | 0 |
| T37 | 0 | 961 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |