Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
7404 |
0 |
0 |
T2 |
647177 |
6 |
0 |
0 |
T3 |
9439 |
0 |
0 |
0 |
T4 |
0 |
6 |
0 |
0 |
T7 |
253828 |
6 |
0 |
0 |
T8 |
496415 |
0 |
0 |
0 |
T23 |
175485 |
6 |
0 |
0 |
T37 |
1497 |
0 |
0 |
0 |
T38 |
649942 |
6 |
0 |
0 |
T39 |
1394 |
0 |
0 |
0 |
T40 |
167111 |
0 |
0 |
0 |
T41 |
17615 |
0 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T73 |
0 |
6 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
7404 |
0 |
0 |
T2 |
647177 |
6 |
0 |
0 |
T3 |
9439 |
0 |
0 |
0 |
T4 |
0 |
6 |
0 |
0 |
T7 |
253828 |
6 |
0 |
0 |
T8 |
496415 |
0 |
0 |
0 |
T23 |
175485 |
6 |
0 |
0 |
T37 |
1497 |
0 |
0 |
0 |
T38 |
649942 |
6 |
0 |
0 |
T39 |
1394 |
0 |
0 |
0 |
T40 |
167111 |
0 |
0 |
0 |
T41 |
17615 |
0 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T73 |
0 |
6 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |