Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7342 |
0 |
0 |
| T1 |
261705 |
6 |
0 |
0 |
| T2 |
3113 |
0 |
0 |
0 |
| T3 |
682869 |
0 |
0 |
0 |
| T4 |
65150 |
6 |
0 |
0 |
| T5 |
27617 |
0 |
0 |
0 |
| T6 |
17637 |
0 |
0 |
0 |
| T7 |
0 |
18 |
0 |
0 |
| T8 |
0 |
36 |
0 |
0 |
| T15 |
174431 |
6 |
0 |
0 |
| T16 |
274064 |
0 |
0 |
0 |
| T18 |
117815 |
0 |
0 |
0 |
| T33 |
19513 |
0 |
0 |
0 |
| T34 |
0 |
6 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T66 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7342 |
0 |
0 |
| T1 |
261705 |
6 |
0 |
0 |
| T2 |
3113 |
0 |
0 |
0 |
| T3 |
682869 |
0 |
0 |
0 |
| T4 |
65150 |
6 |
0 |
0 |
| T5 |
27617 |
0 |
0 |
0 |
| T6 |
17637 |
0 |
0 |
0 |
| T7 |
0 |
18 |
0 |
0 |
| T8 |
0 |
36 |
0 |
0 |
| T15 |
174431 |
6 |
0 |
0 |
| T16 |
274064 |
0 |
0 |
0 |
| T18 |
117815 |
0 |
0 |
0 |
| T33 |
19513 |
0 |
0 |
0 |
| T34 |
0 |
6 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T66 |
0 |
6 |
0 |
0 |