Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
207444124 |
0 |
0 |
T1 |
261705 |
250160 |
0 |
0 |
T2 |
3113 |
29 |
0 |
0 |
T3 |
682869 |
5164 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
137157 |
0 |
0 |
T15 |
174431 |
552039 |
0 |
0 |
T16 |
274064 |
18256 |
0 |
0 |
T18 |
117815 |
21193 |
0 |
0 |
T33 |
19513 |
234 |
0 |
0 |
T35 |
0 |
556867 |
0 |
0 |
T40 |
0 |
997872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
207444124 |
0 |
0 |
T1 |
261705 |
250160 |
0 |
0 |
T2 |
3113 |
29 |
0 |
0 |
T3 |
682869 |
5164 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
137157 |
0 |
0 |
T15 |
174431 |
552039 |
0 |
0 |
T16 |
274064 |
18256 |
0 |
0 |
T18 |
117815 |
21193 |
0 |
0 |
T33 |
19513 |
234 |
0 |
0 |
T35 |
0 |
556867 |
0 |
0 |
T40 |
0 |
997872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T34 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T7,T67 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T15 |
1 | 0 | 1 | Covered | T1,T2,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T16 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T15 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
179429779 |
0 |
0 |
T1 |
261705 |
369943 |
0 |
0 |
T2 |
3113 |
2420 |
0 |
0 |
T3 |
592063 |
0 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
381098 |
0 |
0 |
T15 |
174431 |
628990 |
0 |
0 |
T16 |
274064 |
4152 |
0 |
0 |
T18 |
117815 |
42340 |
0 |
0 |
T33 |
19513 |
1532 |
0 |
0 |
T34 |
0 |
2321 |
0 |
0 |
T35 |
0 |
625232 |
0 |
0 |
T40 |
0 |
155197 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
179429779 |
0 |
0 |
T1 |
261705 |
369943 |
0 |
0 |
T2 |
3113 |
2420 |
0 |
0 |
T3 |
592063 |
0 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
381098 |
0 |
0 |
T15 |
174431 |
628990 |
0 |
0 |
T16 |
274064 |
4152 |
0 |
0 |
T18 |
117815 |
42340 |
0 |
0 |
T33 |
19513 |
1532 |
0 |
0 |
T34 |
0 |
2321 |
0 |
0 |
T35 |
0 |
625232 |
0 |
0 |
T40 |
0 |
155197 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40803336 |
0 |
0 |
T1 |
261705 |
244713 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
32177 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
24480 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40803336 |
0 |
0 |
T1 |
261705 |
244713 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
32177 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
24480 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21068444 |
0 |
0 |
T1 |
261705 |
54470 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
7066 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
5460 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21068444 |
0 |
0 |
T1 |
261705 |
54470 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
7066 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
5460 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T16,T40 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T16,T40 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40552361 |
0 |
0 |
T1 |
261705 |
244713 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
32177 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
24480 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40552361 |
0 |
0 |
T1 |
261705 |
244713 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
32177 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
24480 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
452490469 |
0 |
0 |
T1 |
261705 |
231964 |
0 |
0 |
T2 |
3113 |
214 |
0 |
0 |
T3 |
682869 |
43746 |
0 |
0 |
T4 |
65150 |
1056 |
0 |
0 |
T5 |
27617 |
153 |
0 |
0 |
T6 |
17637 |
166 |
0 |
0 |
T15 |
174431 |
230147 |
0 |
0 |
T16 |
274064 |
30048 |
0 |
0 |
T18 |
117815 |
158836 |
0 |
0 |
T33 |
19513 |
1747 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
844596880 |
0 |
0 |
T1 |
261705 |
104346 |
0 |
0 |
T2 |
3113 |
186 |
0 |
0 |
T3 |
682869 |
43538 |
0 |
0 |
T4 |
65150 |
1056 |
0 |
0 |
T5 |
27617 |
700 |
0 |
0 |
T6 |
17637 |
166 |
0 |
0 |
T15 |
174431 |
230147 |
0 |
0 |
T16 |
274064 |
114927 |
0 |
0 |
T18 |
117815 |
157026 |
0 |
0 |
T33 |
19513 |
1747 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21599019 |
0 |
0 |
T1 |
261705 |
54470 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
7066 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
5460 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40811002 |
0 |
0 |
T1 |
261705 |
244713 |
0 |
0 |
T2 |
3113 |
68 |
0 |
0 |
T3 |
682869 |
20400 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
46346 |
0 |
0 |
T15 |
174431 |
54470 |
0 |
0 |
T16 |
274064 |
32177 |
0 |
0 |
T18 |
117815 |
52742 |
0 |
0 |
T33 |
19513 |
192 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
T40 |
0 |
24480 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
109106228 |
0 |
0 |
T1 |
261705 |
556555 |
0 |
0 |
T2 |
3113 |
57 |
0 |
0 |
T3 |
682869 |
5372 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
162207 |
0 |
0 |
T15 |
174431 |
552039 |
0 |
0 |
T16 |
274064 |
3896 |
0 |
0 |
T18 |
117815 |
21193 |
0 |
0 |
T33 |
19513 |
234 |
0 |
0 |
T35 |
0 |
556867 |
0 |
0 |
T40 |
0 |
221996 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
207471768 |
0 |
0 |
T1 |
261705 |
250160 |
0 |
0 |
T2 |
3113 |
29 |
0 |
0 |
T3 |
682869 |
5164 |
0 |
0 |
T4 |
65150 |
0 |
0 |
0 |
T5 |
27617 |
0 |
0 |
0 |
T6 |
17637 |
0 |
0 |
0 |
T7 |
0 |
137157 |
0 |
0 |
T15 |
174431 |
552039 |
0 |
0 |
T16 |
274064 |
18256 |
0 |
0 |
T18 |
117815 |
21193 |
0 |
0 |
T33 |
19513 |
234 |
0 |
0 |
T35 |
0 |
556867 |
0 |
0 |
T40 |
0 |
997872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
261705 |
261704 |
0 |
0 |
T2 |
3113 |
2994 |
0 |
0 |
T3 |
682869 |
658598 |
0 |
0 |
T4 |
65150 |
65072 |
0 |
0 |
T5 |
27617 |
27548 |
0 |
0 |
T6 |
17637 |
17572 |
0 |
0 |
T15 |
174431 |
174430 |
0 |
0 |
T16 |
274064 |
273980 |
0 |
0 |
T18 |
117815 |
117810 |
0 |
0 |
T33 |
19513 |
19441 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1223 |
1223 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |