| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 344364 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3077248 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 344364 | 0 | 0 |
| T1 | 182561 | 18 | 0 | 0 |
| T2 | 977124 | 390 | 0 | 0 |
| T3 | 247030 | 173 | 0 | 0 |
| T4 | 102743 | 13 | 0 | 0 |
| T7 | 169799 | 38 | 0 | 0 |
| T33 | 311419 | 194 | 0 | 0 |
| T34 | 633462 | 374 | 0 | 0 |
| T35 | 610104 | 374 | 0 | 0 |
| T36 | 147310 | 310 | 0 | 0 |
| T37 | 170966 | 113 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3077248 | 0 | 0 |
| T1 | 182561 | 106 | 0 | 0 |
| T2 | 977124 | 5542 | 0 | 0 |
| T3 | 247030 | 6789 | 0 | 0 |
| T4 | 102743 | 39 | 0 | 0 |
| T7 | 169799 | 186 | 0 | 0 |
| T33 | 311419 | 8166 | 0 | 0 |
| T34 | 633462 | 5526 | 0 | 0 |
| T35 | 610104 | 5526 | 0 | 0 |
| T36 | 147310 | 5462 | 0 | 0 |
| T37 | 170966 | 4492 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |