| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345812 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3077541 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345812 | 0 | 0 |
| T1 | 763142 | 374 | 0 | 0 |
| T2 | 76104 | 6 | 0 | 0 |
| T3 | 423387 | 246 | 0 | 0 |
| T7 | 414038 | 67 | 0 | 0 |
| T8 | 747980 | 80 | 0 | 0 |
| T36 | 695067 | 47 | 0 | 0 |
| T37 | 108118 | 134 | 0 | 0 |
| T38 | 104339 | 246 | 0 | 0 |
| T39 | 529718 | 2265 | 0 | 0 |
| T40 | 256675 | 2337 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3077541 | 0 | 0 |
| T1 | 763142 | 5526 | 0 | 0 |
| T2 | 76104 | 34 | 0 | 0 |
| T3 | 423387 | 5427 | 0 | 0 |
| T7 | 414038 | 310 | 0 | 0 |
| T8 | 747980 | 418 | 0 | 0 |
| T36 | 695067 | 1793 | 0 | 0 |
| T37 | 108118 | 5176 | 0 | 0 |
| T38 | 104339 | 5427 | 0 | 0 |
| T39 | 529718 | 12979 | 0 | 0 |
| T40 | 256675 | 13147 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |