Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6915 |
0 |
0 |
| T2 |
962508 |
6 |
0 |
0 |
| T3 |
203054 |
0 |
0 |
0 |
| T7 |
8573 |
0 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T19 |
17206 |
6 |
0 |
0 |
| T20 |
0 |
6 |
0 |
0 |
| T26 |
300296 |
6 |
0 |
0 |
| T38 |
26508 |
0 |
0 |
0 |
| T39 |
605266 |
6 |
0 |
0 |
| T40 |
725407 |
6 |
0 |
0 |
| T41 |
624857 |
0 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
6 |
0 |
0 |
| T67 |
19228 |
0 |
0 |
0 |
| T96 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6915 |
0 |
0 |
| T2 |
962508 |
6 |
0 |
0 |
| T3 |
203054 |
0 |
0 |
0 |
| T7 |
8573 |
0 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T19 |
17206 |
6 |
0 |
0 |
| T20 |
0 |
6 |
0 |
0 |
| T26 |
300296 |
6 |
0 |
0 |
| T38 |
26508 |
0 |
0 |
0 |
| T39 |
605266 |
6 |
0 |
0 |
| T40 |
725407 |
6 |
0 |
0 |
| T41 |
624857 |
0 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
6 |
0 |
0 |
| T67 |
19228 |
0 |
0 |
0 |
| T96 |
0 |
6 |
0 |
0 |