| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 342151 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3041640 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 342151 | 0 | 0 |
| T1 | 121957 | 65 | 0 | 0 |
| T2 | 272041 | 184 | 0 | 0 |
| T3 | 17399 | 6 | 0 | 0 |
| T4 | 106397 | 18 | 0 | 0 |
| T7 | 308281 | 102 | 0 | 0 |
| T8 | 380698 | 133 | 0 | 0 |
| T9 | 493726 | 165 | 0 | 0 |
| T34 | 531742 | 2265 | 0 | 0 |
| T35 | 917489 | 374 | 0 | 0 |
| T36 | 1099 | 0 | 0 | 0 |
| T37 | 0 | 2265 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3041640 | 0 | 0 |
| T1 | 121957 | 2419 | 0 | 0 |
| T2 | 272041 | 7250 | 0 | 0 |
| T3 | 17399 | 33 | 0 | 0 |
| T4 | 106397 | 54 | 0 | 0 |
| T7 | 308281 | 574 | 0 | 0 |
| T8 | 380698 | 719 | 0 | 0 |
| T9 | 493726 | 834 | 0 | 0 |
| T34 | 531742 | 12979 | 0 | 0 |
| T35 | 917489 | 5526 | 0 | 0 |
| T36 | 1099 | 0 | 0 | 0 |
| T37 | 0 | 12979 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |