Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6694 |
0 |
0 |
| T7 |
246199 |
6 |
0 |
0 |
| T8 |
0 |
6 |
0 |
0 |
| T9 |
0 |
72 |
0 |
0 |
| T20 |
111504 |
0 |
0 |
0 |
| T34 |
20775 |
6 |
0 |
0 |
| T35 |
10148 |
0 |
0 |
0 |
| T36 |
612388 |
0 |
0 |
0 |
| T37 |
190946 |
6 |
0 |
0 |
| T38 |
24734 |
0 |
0 |
0 |
| T39 |
307700 |
0 |
0 |
0 |
| T40 |
151612 |
0 |
0 |
0 |
| T41 |
56957 |
0 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T56 |
0 |
6 |
0 |
0 |
| T57 |
0 |
6 |
0 |
0 |
| T90 |
0 |
6 |
0 |
0 |
| T91 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6694 |
0 |
0 |
| T7 |
246199 |
6 |
0 |
0 |
| T8 |
0 |
6 |
0 |
0 |
| T9 |
0 |
72 |
0 |
0 |
| T20 |
111504 |
0 |
0 |
0 |
| T34 |
20775 |
6 |
0 |
0 |
| T35 |
10148 |
0 |
0 |
0 |
| T36 |
612388 |
0 |
0 |
0 |
| T37 |
190946 |
6 |
0 |
0 |
| T38 |
24734 |
0 |
0 |
0 |
| T39 |
307700 |
0 |
0 |
0 |
| T40 |
151612 |
0 |
0 |
0 |
| T41 |
56957 |
0 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T56 |
0 |
6 |
0 |
0 |
| T57 |
0 |
6 |
0 |
0 |
| T90 |
0 |
6 |
0 |
0 |
| T91 |
0 |
6 |
0 |
0 |