| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346154 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3062548 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346154 | 0 | 0 |
| T1 | 481231 | 310 | 0 | 0 |
| T2 | 141160 | 299 | 0 | 0 |
| T3 | 261535 | 2337 | 0 | 0 |
| T7 | 3030 | 0 | 0 | 0 |
| T8 | 45229 | 8 | 0 | 0 |
| T32 | 106566 | 113 | 0 | 0 |
| T33 | 26280 | 9 | 0 | 0 |
| T34 | 178631 | 2337 | 0 | 0 |
| T35 | 152030 | 2265 | 0 | 0 |
| T36 | 967765 | 390 | 0 | 0 |
| T43 | 0 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3062548 | 0 | 0 |
| T1 | 481231 | 5462 | 0 | 0 |
| T2 | 141160 | 3703 | 0 | 0 |
| T3 | 261535 | 13147 | 0 | 0 |
| T7 | 3030 | 0 | 0 | 0 |
| T8 | 45229 | 32 | 0 | 0 |
| T32 | 106566 | 279 | 0 | 0 |
| T33 | 26280 | 31 | 0 | 0 |
| T34 | 178631 | 13147 | 0 | 0 |
| T35 | 152030 | 12979 | 0 | 0 |
| T36 | 967765 | 5542 | 0 | 0 |
| T43 | 0 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |