Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
198324227 |
0 |
0 |
T1 |
481231 |
162337 |
0 |
0 |
T2 |
141160 |
118849 |
0 |
0 |
T3 |
261535 |
251335 |
0 |
0 |
T7 |
3030 |
130 |
0 |
0 |
T8 |
45229 |
637 |
0 |
0 |
T32 |
106566 |
673 |
0 |
0 |
T33 |
26280 |
1162 |
0 |
0 |
T34 |
178631 |
567633 |
0 |
0 |
T35 |
152030 |
451632 |
0 |
0 |
T36 |
967765 |
100132 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
198324227 |
0 |
0 |
T1 |
481231 |
162337 |
0 |
0 |
T2 |
141160 |
118849 |
0 |
0 |
T3 |
261535 |
251335 |
0 |
0 |
T7 |
3030 |
130 |
0 |
0 |
T8 |
45229 |
637 |
0 |
0 |
T32 |
106566 |
673 |
0 |
0 |
T33 |
26280 |
1162 |
0 |
0 |
T34 |
178631 |
567633 |
0 |
0 |
T35 |
152030 |
451632 |
0 |
0 |
T36 |
967765 |
100132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T37 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T18,T37 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T32 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196037295 |
0 |
0 |
T1 |
481231 |
247321 |
0 |
0 |
T2 |
141160 |
358617 |
0 |
0 |
T3 |
261535 |
367389 |
0 |
0 |
T7 |
3030 |
2429 |
0 |
0 |
T8 |
45229 |
1933 |
0 |
0 |
T32 |
106566 |
17364 |
0 |
0 |
T33 |
26280 |
943 |
0 |
0 |
T34 |
178631 |
610095 |
0 |
0 |
T35 |
152030 |
578931 |
0 |
0 |
T36 |
967765 |
155328 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196037295 |
0 |
0 |
T1 |
481231 |
247321 |
0 |
0 |
T2 |
141160 |
358617 |
0 |
0 |
T3 |
261535 |
367389 |
0 |
0 |
T7 |
3030 |
2429 |
0 |
0 |
T8 |
45229 |
1933 |
0 |
0 |
T32 |
106566 |
17364 |
0 |
0 |
T33 |
26280 |
943 |
0 |
0 |
T34 |
178631 |
610095 |
0 |
0 |
T35 |
152030 |
578931 |
0 |
0 |
T36 |
967765 |
155328 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40138120 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
244188 |
0 |
0 |
T7 |
3030 |
391 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
823 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
24618 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40138120 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
244188 |
0 |
0 |
T7 |
3030 |
391 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
823 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
24618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21442976 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
54470 |
0 |
0 |
T7 |
3030 |
84 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
192 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
5460 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21442976 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
54470 |
0 |
0 |
T7 |
3030 |
84 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
192 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
5460 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T33,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T33,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39827815 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
244188 |
0 |
0 |
T7 |
3030 |
391 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
823 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
24618 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39827815 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
244188 |
0 |
0 |
T7 |
3030 |
391 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
823 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
24618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
462948671 |
0 |
0 |
T1 |
481231 |
661948 |
0 |
0 |
T2 |
141160 |
560731 |
0 |
0 |
T3 |
261535 |
233072 |
0 |
0 |
T7 |
3030 |
192 |
0 |
0 |
T8 |
45229 |
5023 |
0 |
0 |
T32 |
106566 |
18773 |
0 |
0 |
T33 |
26280 |
1814 |
0 |
0 |
T34 |
178631 |
236387 |
0 |
0 |
T35 |
152030 |
194894 |
0 |
0 |
T36 |
967765 |
902980 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
808698571 |
0 |
0 |
T1 |
481231 |
661948 |
0 |
0 |
T2 |
141160 |
479588 |
0 |
0 |
T3 |
261535 |
104873 |
0 |
0 |
T7 |
3030 |
893 |
0 |
0 |
T8 |
45229 |
4995 |
0 |
0 |
T32 |
106566 |
18257 |
0 |
0 |
T33 |
26280 |
8242 |
0 |
0 |
T34 |
178631 |
236387 |
0 |
0 |
T35 |
152030 |
194894 |
0 |
0 |
T36 |
967765 |
406385 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22090324 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
54470 |
0 |
0 |
T7 |
3030 |
84 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
192 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
5460 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40147997 |
0 |
0 |
T1 |
481231 |
7440 |
0 |
0 |
T2 |
141160 |
65968 |
0 |
0 |
T3 |
261535 |
244188 |
0 |
0 |
T7 |
3030 |
391 |
0 |
0 |
T8 |
45229 |
1922 |
0 |
0 |
T32 |
106566 |
8506 |
0 |
0 |
T33 |
26280 |
823 |
0 |
0 |
T34 |
178631 |
54470 |
0 |
0 |
T35 |
152030 |
95800 |
0 |
0 |
T36 |
967765 |
24618 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
111848507 |
0 |
0 |
T1 |
481231 |
162337 |
0 |
0 |
T2 |
141160 |
146930 |
0 |
0 |
T3 |
261535 |
559327 |
0 |
0 |
T7 |
3030 |
25 |
0 |
0 |
T8 |
45229 |
639 |
0 |
0 |
T32 |
106566 |
673 |
0 |
0 |
T33 |
26280 |
251 |
0 |
0 |
T34 |
178631 |
567633 |
0 |
0 |
T35 |
152030 |
451632 |
0 |
0 |
T36 |
967765 |
222753 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
198355298 |
0 |
0 |
T1 |
481231 |
162337 |
0 |
0 |
T2 |
141160 |
118849 |
0 |
0 |
T3 |
261535 |
251335 |
0 |
0 |
T7 |
3030 |
130 |
0 |
0 |
T8 |
45229 |
637 |
0 |
0 |
T32 |
106566 |
673 |
0 |
0 |
T33 |
26280 |
1162 |
0 |
0 |
T34 |
178631 |
567633 |
0 |
0 |
T35 |
152030 |
451632 |
0 |
0 |
T36 |
967765 |
100132 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
481231 |
481226 |
0 |
0 |
T2 |
141160 |
141127 |
0 |
0 |
T3 |
261535 |
261535 |
0 |
0 |
T7 |
3030 |
2865 |
0 |
0 |
T8 |
45229 |
45088 |
0 |
0 |
T32 |
106566 |
106475 |
0 |
0 |
T33 |
26280 |
26197 |
0 |
0 |
T34 |
178631 |
178630 |
0 |
0 |
T35 |
152030 |
152030 |
0 |
0 |
T36 |
967765 |
967757 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1234 |
1234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |