Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T38 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210301486 | 
0 | 
0 | 
| T1 | 
129284 | 
25308 | 
0 | 
0 | 
| T2 | 
240127 | 
262279 | 
0 | 
0 | 
| T3 | 
149137 | 
157487 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
5341 | 
0 | 
0 | 
| T8 | 
544988 | 
17896 | 
0 | 
0 | 
| T38 | 
340958 | 
111083 | 
0 | 
0 | 
| T39 | 
185241 | 
202391 | 
0 | 
0 | 
| T40 | 
26555 | 
1158 | 
0 | 
0 | 
| T41 | 
13909 | 
313 | 
0 | 
0 | 
| T42 | 
0 | 
270 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210301486 | 
0 | 
0 | 
| T1 | 
129284 | 
25308 | 
0 | 
0 | 
| T2 | 
240127 | 
262279 | 
0 | 
0 | 
| T3 | 
149137 | 
157487 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
5341 | 
0 | 
0 | 
| T8 | 
544988 | 
17896 | 
0 | 
0 | 
| T38 | 
340958 | 
111083 | 
0 | 
0 | 
| T39 | 
185241 | 
202391 | 
0 | 
0 | 
| T40 | 
26555 | 
1158 | 
0 | 
0 | 
| T41 | 
13909 | 
313 | 
0 | 
0 | 
| T42 | 
0 | 
270 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
 | 
unreachable | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
 | 
unreachable | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
6 | 
85.71  | 
| TERNARY | 
130 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T7,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T7,T8,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
182254472 | 
0 | 
0 | 
| T1 | 
129284 | 
48567 | 
0 | 
0 | 
| T2 | 
240127 | 
629108 | 
0 | 
0 | 
| T3 | 
149137 | 
485101 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
25242 | 
0 | 
0 | 
| T8 | 
544988 | 
76040 | 
0 | 
0 | 
| T38 | 
340958 | 
229764 | 
0 | 
0 | 
| T39 | 
185241 | 
508309 | 
0 | 
0 | 
| T40 | 
26555 | 
974 | 
0 | 
0 | 
| T41 | 
13909 | 
374 | 
0 | 
0 | 
| T42 | 
0 | 
2301 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
182254472 | 
0 | 
0 | 
| T1 | 
129284 | 
48567 | 
0 | 
0 | 
| T2 | 
240127 | 
629108 | 
0 | 
0 | 
| T3 | 
149137 | 
485101 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
25242 | 
0 | 
0 | 
| T8 | 
544988 | 
76040 | 
0 | 
0 | 
| T38 | 
340958 | 
229764 | 
0 | 
0 | 
| T39 | 
185241 | 
508309 | 
0 | 
0 | 
| T40 | 
26555 | 
974 | 
0 | 
0 | 
| T41 | 
13909 | 
374 | 
0 | 
0 | 
| T42 | 
0 | 
2301 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T38 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38310370 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
845 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38310370 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
845 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
20508150 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
192 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
20508150 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
192 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T40,T45,T49 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T38 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T40,T45,T49 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38075163 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
845 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38075163 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
845 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
457599840 | 
0 | 
0 | 
| T1 | 
129284 | 
174589 | 
0 | 
0 | 
| T2 | 
240127 | 
136040 | 
0 | 
0 | 
| T3 | 
149137 | 
642544 | 
0 | 
0 | 
| T4 | 
149038 | 
2240 | 
0 | 
0 | 
| T7 | 
154093 | 
56385 | 
0 | 
0 | 
| T8 | 
544988 | 
167238 | 
0 | 
0 | 
| T38 | 
340958 | 
456310 | 
0 | 
0 | 
| T39 | 
185241 | 
821778 | 
0 | 
0 | 
| T40 | 
26555 | 
1869 | 
0 | 
0 | 
| T41 | 
13909 | 
1883 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
859031226 | 
0 | 
0 | 
| T1 | 
129284 | 
172699 | 
0 | 
0 | 
| T2 | 
240127 | 
114446 | 
0 | 
0 | 
| T3 | 
149137 | 
642544 | 
0 | 
0 | 
| T4 | 
149038 | 
2240 | 
0 | 
0 | 
| T7 | 
154093 | 
50567 | 
0 | 
0 | 
| T8 | 
544988 | 
150606 | 
0 | 
0 | 
| T38 | 
340958 | 
456310 | 
0 | 
0 | 
| T39 | 
185241 | 
821778 | 
0 | 
0 | 
| T40 | 
26555 | 
8458 | 
0 | 
0 | 
| T41 | 
13909 | 
1835 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
21018005 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
192 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38316808 | 
0 | 
0 | 
| T1 | 
129284 | 
52092 | 
0 | 
0 | 
| T2 | 
240127 | 
53510 | 
0 | 
0 | 
| T3 | 
149137 | 
7440 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
17378 | 
0 | 
0 | 
| T8 | 
544988 | 
46086 | 
0 | 
0 | 
| T38 | 
340958 | 
7872 | 
0 | 
0 | 
| T39 | 
185241 | 
5984 | 
0 | 
0 | 
| T40 | 
26555 | 
845 | 
0 | 
0 | 
| T41 | 
13909 | 
446 | 
0 | 
0 | 
| T42 | 
0 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
110135685 | 
0 | 
0 | 
| T1 | 
129284 | 
25308 | 
0 | 
0 | 
| T2 | 
240127 | 
262279 | 
0 | 
0 | 
| T3 | 
149137 | 
157487 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
5341 | 
0 | 
0 | 
| T8 | 
544988 | 
17896 | 
0 | 
0 | 
| T38 | 
340958 | 
111083 | 
0 | 
0 | 
| T39 | 
185241 | 
202391 | 
0 | 
0 | 
| T40 | 
26555 | 
264 | 
0 | 
0 | 
| T41 | 
13909 | 
313 | 
0 | 
0 | 
| T42 | 
0 | 
270 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210324878 | 
0 | 
0 | 
| T1 | 
129284 | 
25308 | 
0 | 
0 | 
| T2 | 
240127 | 
262279 | 
0 | 
0 | 
| T3 | 
149137 | 
157487 | 
0 | 
0 | 
| T4 | 
149038 | 
0 | 
0 | 
0 | 
| T7 | 
154093 | 
5341 | 
0 | 
0 | 
| T8 | 
544988 | 
17896 | 
0 | 
0 | 
| T38 | 
340958 | 
111083 | 
0 | 
0 | 
| T39 | 
185241 | 
202391 | 
0 | 
0 | 
| T40 | 
26555 | 
1158 | 
0 | 
0 | 
| T41 | 
13909 | 
313 | 
0 | 
0 | 
| T42 | 
0 | 
270 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
129284 | 
129275 | 
0 | 
0 | 
| T2 | 
240127 | 
240118 | 
0 | 
0 | 
| T3 | 
149137 | 
149128 | 
0 | 
0 | 
| T4 | 
149038 | 
148963 | 
0 | 
0 | 
| T7 | 
154093 | 
154003 | 
0 | 
0 | 
| T8 | 
544988 | 
544927 | 
0 | 
0 | 
| T38 | 
340958 | 
340952 | 
0 | 
0 | 
| T39 | 
185241 | 
185231 | 
0 | 
0 | 
| T40 | 
26555 | 
26489 | 
0 | 
0 | 
| T41 | 
13909 | 
13834 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1228 | 
1228 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T38 | 
1 | 
1 | 
0 | 
0 | 
| T39 | 
1 | 
1 | 
0 | 
0 | 
| T40 | 
1 | 
1 | 
0 | 
0 | 
| T41 | 
1 | 
1 | 
0 | 
0 |