| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 345553 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3064265 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 345553 | 0 | 0 | 
| T2 | 217274 | 2265 | 0 | 0 | 
| T3 | 832164 | 58 | 0 | 0 | 
| T4 | 30421 | 3 | 0 | 0 | 
| T7 | 421034 | 45 | 0 | 0 | 
| T8 | 374413 | 44 | 0 | 0 | 
| T22 | 691420 | 75 | 0 | 0 | 
| T37 | 327086 | 246 | 0 | 0 | 
| T38 | 429687 | 92 | 0 | 0 | 
| T39 | 153760 | 310 | 0 | 0 | 
| T40 | 27097 | 9 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3064265 | 0 | 0 | 
| T2 | 217274 | 12979 | 0 | 0 | 
| T3 | 832164 | 2273 | 0 | 0 | 
| T4 | 30421 | 9 | 0 | 0 | 
| T7 | 421034 | 251 | 0 | 0 | 
| T8 | 374413 | 214 | 0 | 0 | 
| T22 | 691420 | 389 | 0 | 0 | 
| T37 | 327086 | 5427 | 0 | 0 | 
| T38 | 429687 | 3510 | 0 | 0 | 
| T39 | 153760 | 5462 | 0 | 0 | 
| T40 | 27097 | 31 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |