Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7736 |
0 |
0 |
| T1 |
175667 |
6 |
0 |
0 |
| T2 |
10250 |
6 |
0 |
0 |
| T3 |
4277 |
0 |
0 |
0 |
| T6 |
269164 |
0 |
0 |
0 |
| T17 |
273167 |
0 |
0 |
0 |
| T20 |
104520 |
0 |
0 |
0 |
| T21 |
0 |
6 |
0 |
0 |
| T36 |
18540 |
0 |
0 |
0 |
| T37 |
221532 |
0 |
0 |
0 |
| T38 |
1083 |
0 |
0 |
0 |
| T39 |
56331 |
0 |
0 |
0 |
| T41 |
0 |
6 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T70 |
0 |
6 |
0 |
0 |
| T81 |
0 |
6 |
0 |
0 |
| T96 |
0 |
6 |
0 |
0 |
| T97 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7736 |
0 |
0 |
| T1 |
175667 |
6 |
0 |
0 |
| T2 |
10250 |
6 |
0 |
0 |
| T3 |
4277 |
0 |
0 |
0 |
| T6 |
269164 |
0 |
0 |
0 |
| T17 |
273167 |
0 |
0 |
0 |
| T20 |
104520 |
0 |
0 |
0 |
| T21 |
0 |
6 |
0 |
0 |
| T36 |
18540 |
0 |
0 |
0 |
| T37 |
221532 |
0 |
0 |
0 |
| T38 |
1083 |
0 |
0 |
0 |
| T39 |
56331 |
0 |
0 |
0 |
| T41 |
0 |
6 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T70 |
0 |
6 |
0 |
0 |
| T81 |
0 |
6 |
0 |
0 |
| T96 |
0 |
6 |
0 |
0 |
| T97 |
0 |
6 |
0 |
0 |