Line Coverage for Module : 
prim_sync_reqack_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 153 | 0 | 0 |  | 
| CONT_ASSIGN | 156 | 0 | 0 |  | 
| ALWAYS | 159 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 93 | 
1 | 
1 | 
| 153 | 
 | 
unreachable | 
| 156 | 
 | 
unreachable | 
| 159 | 
 | 
unreachable | 
| 160 | 
 | 
unreachable | 
| 162 | 
 | 
unreachable | 
Assert Coverage for Module : 
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5754 | 
0 | 
0 | 
| T3 | 
269870 | 
6 | 
0 | 
0 | 
| T7 | 
589611 | 
114 | 
0 | 
0 | 
| T8 | 
1845 | 
0 | 
0 | 
0 | 
| T9 | 
252168 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
6 | 
0 | 
0 | 
| T21 | 
0 | 
150 | 
0 | 
0 | 
| T31 | 
103659 | 
0 | 
0 | 
0 | 
| T32 | 
15993 | 
6 | 
0 | 
0 | 
| T33 | 
246982 | 
0 | 
0 | 
0 | 
| T34 | 
13028 | 
6 | 
0 | 
0 | 
| T35 | 
991315 | 
6 | 
0 | 
0 | 
| T36 | 
2835 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
6 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T76 | 
0 | 
6 | 
0 | 
0 | 
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5754 | 
0 | 
0 | 
| T3 | 
269870 | 
6 | 
0 | 
0 | 
| T7 | 
589611 | 
114 | 
0 | 
0 | 
| T8 | 
1845 | 
0 | 
0 | 
0 | 
| T9 | 
252168 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
6 | 
0 | 
0 | 
| T21 | 
0 | 
150 | 
0 | 
0 | 
| T31 | 
103659 | 
0 | 
0 | 
0 | 
| T32 | 
15993 | 
6 | 
0 | 
0 | 
| T33 | 
246982 | 
0 | 
0 | 
0 | 
| T34 | 
13028 | 
6 | 
0 | 
0 | 
| T35 | 
991315 | 
6 | 
0 | 
0 | 
| T36 | 
2835 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
6 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T76 | 
0 | 
6 | 
0 | 
0 |