| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 341440 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3020761 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 341440 | 0 | 0 | 
| T1 | 515543 | 169 | 0 | 0 | 
| T2 | 207150 | 29 | 0 | 0 | 
| T3 | 43383 | 14 | 0 | 0 | 
| T7 | 161049 | 54 | 0 | 0 | 
| T11 | 2308 | 0 | 0 | 0 | 
| T20 | 459653 | 105 | 0 | 0 | 
| T36 | 361756 | 124 | 0 | 0 | 
| T37 | 982134 | 390 | 0 | 0 | 
| T38 | 621926 | 2337 | 0 | 0 | 
| T39 | 12311 | 9 | 0 | 0 | 
| T40 | 0 | 390 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3020761 | 0 | 0 | 
| T1 | 515543 | 842 | 0 | 0 | 
| T2 | 207150 | 963 | 0 | 0 | 
| T3 | 43383 | 74 | 0 | 0 | 
| T7 | 161049 | 267 | 0 | 0 | 
| T11 | 2308 | 1 | 0 | 0 | 
| T20 | 459653 | 518 | 0 | 0 | 
| T36 | 361756 | 692 | 0 | 0 | 
| T37 | 982134 | 5542 | 0 | 0 | 
| T38 | 621926 | 13147 | 0 | 0 | 
| T39 | 12311 | 31 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |