| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 341625 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3022221 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 341625 | 0 | 0 | 
| T1 | 232515 | 2265 | 0 | 0 | 
| T2 | 190571 | 374 | 0 | 0 | 
| T3 | 30731 | 3 | 0 | 0 | 
| T7 | 107202 | 88 | 0 | 0 | 
| T32 | 44993 | 39 | 0 | 0 | 
| T33 | 650273 | 390 | 0 | 0 | 
| T34 | 1548 | 0 | 0 | 0 | 
| T35 | 219051 | 45 | 0 | 0 | 
| T36 | 537453 | 2265 | 0 | 0 | 
| T37 | 437951 | 22 | 0 | 0 | 
| T38 | 0 | 390 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3022221 | 0 | 0 | 
| T1 | 232515 | 12979 | 0 | 0 | 
| T2 | 190571 | 5526 | 0 | 0 | 
| T3 | 30731 | 21 | 0 | 0 | 
| T7 | 107202 | 508 | 0 | 0 | 
| T32 | 44993 | 101 | 0 | 0 | 
| T33 | 650273 | 5542 | 0 | 0 | 
| T34 | 1548 | 0 | 0 | 0 | 
| T35 | 219051 | 1862 | 0 | 0 | 
| T36 | 537453 | 12979 | 0 | 0 | 
| T37 | 437951 | 814 | 0 | 0 | 
| T38 | 0 | 5542 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |