Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 345850 0 0
RunThenComplete_M 2147483647 3045267 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 345850 0 0
T1 111268 9 0 0
T2 963591 390 0 0
T3 6184 1 0 0
T4 87832 9 0 0
T7 121878 157 0 0
T21 296830 41 0 0
T36 193947 193 0 0
T37 663864 390 0 0
T38 174116 2337 0 0
T39 108522 246 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3045267 0 0
T1 111268 47 0 0
T2 963591 5542 0 0
T3 6184 9 0 0
T4 87832 27 0 0
T7 121878 781 0 0
T21 296830 196 0 0
T36 193947 471 0 0
T37 663864 5542 0 0
T38 174116 13147 0 0
T39 108522 5427 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%