| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 1390352684 | 191851 | 0 | 0 | 
| RunThenComplete_M | 1390352684 | 2086437 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1390352684 | 191851 | 0 | 0 | 
| T1 | 156016 | 11 | 0 | 0 | 
| T2 | 858 | 0 | 0 | 0 | 
| T3 | 17608 | 9 | 0 | 0 | 
| T7 | 113239 | 166 | 0 | 0 | 
| T8 | 549452 | 180 | 0 | 0 | 
| T9 | 175845 | 164 | 0 | 0 | 
| T18 | 699248 | 310 | 0 | 0 | 
| T22 | 0 | 113 | 0 | 0 | 
| T37 | 15589 | 9 | 0 | 0 | 
| T38 | 501646 | 246 | 0 | 0 | 
| T39 | 146526 | 310 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1390352684 | 2086437 | 0 | 0 | 
| T1 | 156016 | 387 | 0 | 0 | 
| T2 | 858 | 0 | 0 | 0 | 
| T3 | 17608 | 31 | 0 | 0 | 
| T7 | 113239 | 842 | 0 | 0 | 
| T8 | 549452 | 980 | 0 | 0 | 
| T9 | 175845 | 1444 | 0 | 0 | 
| T18 | 699248 | 5462 | 0 | 0 | 
| T22 | 0 | 595 | 0 | 0 | 
| T37 | 15589 | 31 | 0 | 0 | 
| T38 | 501646 | 5427 | 0 | 0 | 
| T39 | 146526 | 5462 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |