Line Coverage for Module : 
prim_sync_reqack_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 153 | 0 | 0 |  | 
| CONT_ASSIGN | 156 | 0 | 0 |  | 
| ALWAYS | 159 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 93 | 
1 | 
1 | 
| 153 | 
 | 
unreachable | 
| 156 | 
 | 
unreachable | 
| 159 | 
 | 
unreachable | 
| 160 | 
 | 
unreachable | 
| 162 | 
 | 
unreachable | 
Assert Coverage for Module : 
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
5708 | 
0 | 
0 | 
| T3 | 
136683 | 
6 | 
0 | 
0 | 
| T9 | 
0 | 
6 | 
0 | 
0 | 
| T15 | 
275921 | 
6 | 
0 | 
0 | 
| T20 | 
372746 | 
0 | 
0 | 
0 | 
| T30 | 
492650 | 
6 | 
0 | 
0 | 
| T31 | 
28822 | 
6 | 
0 | 
0 | 
| T32 | 
615156 | 
6 | 
0 | 
0 | 
| T33 | 
528099 | 
0 | 
0 | 
0 | 
| T34 | 
39706 | 
0 | 
0 | 
0 | 
| T37 | 
215295 | 
6 | 
0 | 
0 | 
| T38 | 
0 | 
6 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T50 | 
0 | 
6 | 
0 | 
0 | 
| T62 | 
21408 | 
0 | 
0 | 
0 | 
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
5708 | 
0 | 
0 | 
| T3 | 
136683 | 
6 | 
0 | 
0 | 
| T9 | 
0 | 
6 | 
0 | 
0 | 
| T15 | 
275921 | 
6 | 
0 | 
0 | 
| T20 | 
372746 | 
0 | 
0 | 
0 | 
| T30 | 
492650 | 
6 | 
0 | 
0 | 
| T31 | 
28822 | 
6 | 
0 | 
0 | 
| T32 | 
615156 | 
6 | 
0 | 
0 | 
| T33 | 
528099 | 
0 | 
0 | 
0 | 
| T34 | 
39706 | 
0 | 
0 | 
0 | 
| T37 | 
215295 | 
6 | 
0 | 
0 | 
| T38 | 
0 | 
6 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T50 | 
0 | 
6 | 
0 | 
0 | 
| T62 | 
21408 | 
0 | 
0 | 
0 |