Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
105025992 | 
0 | 
0 | 
| T2 | 
99422 | 
3022 | 
0 | 
0 | 
| T3 | 
136683 | 
85320 | 
0 | 
0 | 
| T15 | 
275921 | 
292299 | 
0 | 
0 | 
| T20 | 
372746 | 
17389 | 
0 | 
0 | 
| T30 | 
492650 | 
23735 | 
0 | 
0 | 
| T31 | 
28822 | 
926 | 
0 | 
0 | 
| T32 | 
615156 | 
208862 | 
0 | 
0 | 
| T33 | 
528099 | 
453909 | 
0 | 
0 | 
| T34 | 
39706 | 
1760 | 
0 | 
0 | 
| T62 | 
21408 | 
277 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
105025992 | 
0 | 
0 | 
| T2 | 
99422 | 
3022 | 
0 | 
0 | 
| T3 | 
136683 | 
85320 | 
0 | 
0 | 
| T15 | 
275921 | 
292299 | 
0 | 
0 | 
| T20 | 
372746 | 
17389 | 
0 | 
0 | 
| T30 | 
492650 | 
23735 | 
0 | 
0 | 
| T31 | 
28822 | 
926 | 
0 | 
0 | 
| T32 | 
615156 | 
208862 | 
0 | 
0 | 
| T33 | 
528099 | 
453909 | 
0 | 
0 | 
| T34 | 
39706 | 
1760 | 
0 | 
0 | 
| T62 | 
21408 | 
277 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
 | 
unreachable | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
 | 
unreachable | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
6 | 
85.71  | 
| TERNARY | 
130 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T38 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T15 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T2,T3,T15 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412601514 | 
142025513 | 
0 | 
0 | 
| T2 | 
99422 | 
13539 | 
0 | 
0 | 
| T3 | 
136683 | 
24596 | 
0 | 
0 | 
| T15 | 
275921 | 
701223 | 
0 | 
0 | 
| T20 | 
372746 | 
53042 | 
0 | 
0 | 
| T30 | 
492650 | 
73961 | 
0 | 
0 | 
| T31 | 
28822 | 
1790 | 
0 | 
0 | 
| T32 | 
615156 | 
274004 | 
0 | 
0 | 
| T33 | 
528099 | 
105764 | 
0 | 
0 | 
| T34 | 
39706 | 
5168 | 
0 | 
0 | 
| T62 | 
21408 | 
1353 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412601514 | 
142025513 | 
0 | 
0 | 
| T2 | 
99422 | 
13539 | 
0 | 
0 | 
| T3 | 
136683 | 
24596 | 
0 | 
0 | 
| T15 | 
275921 | 
701223 | 
0 | 
0 | 
| T20 | 
372746 | 
53042 | 
0 | 
0 | 
| T30 | 
492650 | 
73961 | 
0 | 
0 | 
| T31 | 
28822 | 
1790 | 
0 | 
0 | 
| T32 | 
615156 | 
274004 | 
0 | 
0 | 
| T33 | 
528099 | 
105764 | 
0 | 
0 | 
| T34 | 
39706 | 
5168 | 
0 | 
0 | 
| T62 | 
21408 | 
1353 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
28896266 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
177198 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
837 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
28896266 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
177198 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
837 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
15832072 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
39396 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
192 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
15832072 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
39396 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
192 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T31,T37 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T15 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T15 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T15 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T31,T37 | 
| 1 | 0 | Covered | T2,T3,T15 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
28653134 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
177198 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
837 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
1412741735 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1412918630 | 
28653134 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
177198 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
837 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
281354438 | 
0 | 
0 | 
| T1 | 
38319 | 
866 | 
0 | 
0 | 
| T2 | 
99422 | 
27082 | 
0 | 
0 | 
| T3 | 
136683 | 
144161 | 
0 | 
0 | 
| T15 | 
275921 | 
162708 | 
0 | 
0 | 
| T20 | 
372746 | 
153327 | 
0 | 
0 | 
| T30 | 
492650 | 
216479 | 
0 | 
0 | 
| T31 | 
28822 | 
1623 | 
0 | 
0 | 
| T32 | 
615156 | 
847653 | 
0 | 
0 | 
| T33 | 
528099 | 
199196 | 
0 | 
0 | 
| T34 | 
39706 | 
17635 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
419317076 | 
0 | 
0 | 
| T1 | 
38319 | 
866 | 
0 | 
0 | 
| T2 | 
99422 | 
25122 | 
0 | 
0 | 
| T3 | 
136683 | 
573443 | 
0 | 
0 | 
| T15 | 
275921 | 
128036 | 
0 | 
0 | 
| T20 | 
372746 | 
138689 | 
0 | 
0 | 
| T30 | 
492650 | 
196319 | 
0 | 
0 | 
| T31 | 
28822 | 
7255 | 
0 | 
0 | 
| T32 | 
615156 | 
847653 | 
0 | 
0 | 
| T33 | 
528099 | 
199196 | 
0 | 
0 | 
| T34 | 
39706 | 
15369 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
16238466 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
39396 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
192 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
28903055 | 
0 | 
0 | 
| T2 | 
99422 | 
7722 | 
0 | 
0 | 
| T3 | 
136683 | 
177198 | 
0 | 
0 | 
| T15 | 
275921 | 
63406 | 
0 | 
0 | 
| T20 | 
372746 | 
39324 | 
0 | 
0 | 
| T30 | 
492650 | 
57870 | 
0 | 
0 | 
| T31 | 
28822 | 
837 | 
0 | 
0 | 
| T32 | 
615156 | 
5984 | 
0 | 
0 | 
| T33 | 
528099 | 
95800 | 
0 | 
0 | 
| T34 | 
39706 | 
4774 | 
0 | 
0 | 
| T62 | 
21408 | 
192 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
69594254 | 
0 | 
0 | 
| T2 | 
99422 | 
3022 | 
0 | 
0 | 
| T3 | 
136683 | 
18331 | 
0 | 
0 | 
| T15 | 
275921 | 
292299 | 
0 | 
0 | 
| T20 | 
372746 | 
17389 | 
0 | 
0 | 
| T30 | 
492650 | 
23735 | 
0 | 
0 | 
| T31 | 
28822 | 
216 | 
0 | 
0 | 
| T32 | 
615156 | 
208862 | 
0 | 
0 | 
| T33 | 
528099 | 
453909 | 
0 | 
0 | 
| T34 | 
39706 | 
1760 | 
0 | 
0 | 
| T62 | 
21408 | 
277 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
105052552 | 
0 | 
0 | 
| T2 | 
99422 | 
3022 | 
0 | 
0 | 
| T3 | 
136683 | 
85320 | 
0 | 
0 | 
| T15 | 
275921 | 
292299 | 
0 | 
0 | 
| T20 | 
372746 | 
17389 | 
0 | 
0 | 
| T30 | 
492650 | 
23735 | 
0 | 
0 | 
| T31 | 
28822 | 
926 | 
0 | 
0 | 
| T32 | 
615156 | 
208862 | 
0 | 
0 | 
| T33 | 
528099 | 
453909 | 
0 | 
0 | 
| T34 | 
39706 | 
1760 | 
0 | 
0 | 
| T62 | 
21408 | 
277 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1414145233 | 
1413919286 | 
0 | 
0 | 
| T1 | 
38319 | 
38236 | 
0 | 
0 | 
| T2 | 
99422 | 
99270 | 
0 | 
0 | 
| T3 | 
136683 | 
136676 | 
0 | 
0 | 
| T15 | 
275921 | 
275911 | 
0 | 
0 | 
| T20 | 
372746 | 
372655 | 
0 | 
0 | 
| T30 | 
492650 | 
492587 | 
0 | 
0 | 
| T31 | 
28822 | 
28753 | 
0 | 
0 | 
| T32 | 
615156 | 
615151 | 
0 | 
0 | 
| T33 | 
528099 | 
528094 | 
0 | 
0 | 
| T34 | 
39706 | 
39622 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1140 | 
1140 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
| T30 | 
1 | 
1 | 
0 | 
0 | 
| T31 | 
1 | 
1 | 
0 | 
0 | 
| T32 | 
1 | 
1 | 
0 | 
0 | 
| T33 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 |