Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T7,T16 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T7,T16 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
107356077 | 
0 | 
0 | 
| T1 | 
101404 | 
107207 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
431929 | 
0 | 
0 | 
| T8 | 
312546 | 
235407 | 
0 | 
0 | 
| T11 | 
3504 | 
21 | 
0 | 
0 | 
| T16 | 
323417 | 
21834 | 
0 | 
0 | 
| T34 | 
493660 | 
74282 | 
0 | 
0 | 
| T35 | 
24201 | 
836 | 
0 | 
0 | 
| T36 | 
90866 | 
520 | 
0 | 
0 | 
| T54 | 
0 | 
733138 | 
0 | 
0 | 
| T55 | 
0 | 
219267 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
107356077 | 
0 | 
0 | 
| T1 | 
101404 | 
107207 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
431929 | 
0 | 
0 | 
| T8 | 
312546 | 
235407 | 
0 | 
0 | 
| T11 | 
3504 | 
21 | 
0 | 
0 | 
| T16 | 
323417 | 
21834 | 
0 | 
0 | 
| T34 | 
493660 | 
74282 | 
0 | 
0 | 
| T35 | 
24201 | 
836 | 
0 | 
0 | 
| T36 | 
90866 | 
520 | 
0 | 
0 | 
| T54 | 
0 | 
733138 | 
0 | 
0 | 
| T55 | 
0 | 
219267 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
 | 
unreachable | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
 | 
unreachable | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
6 | 
85.71  | 
| TERNARY | 
130 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T8,T34 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T7,T16 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | Covered | T1,T7,T16 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T7,T16 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T7,T16 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1453466361 | 
154412570 | 
0 | 
0 | 
| T1 | 
101404 | 
316170 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
107653 | 
0 | 
0 | 
| T8 | 
312546 | 
88813 | 
0 | 
0 | 
| T11 | 
3504 | 
2731 | 
0 | 
0 | 
| T16 | 
323417 | 
5628 | 
0 | 
0 | 
| T34 | 
493660 | 
219647 | 
0 | 
0 | 
| T35 | 
24201 | 
1146 | 
0 | 
0 | 
| T36 | 
90866 | 
14816 | 
0 | 
0 | 
| T54 | 
0 | 
126727 | 
0 | 
0 | 
| T55 | 
0 | 
284379 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1453466361 | 
154412570 | 
0 | 
0 | 
| T1 | 
101404 | 
316170 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
107653 | 
0 | 
0 | 
| T8 | 
312546 | 
88813 | 
0 | 
0 | 
| T11 | 
3504 | 
2731 | 
0 | 
0 | 
| T16 | 
323417 | 
5628 | 
0 | 
0 | 
| T34 | 
493660 | 
219647 | 
0 | 
0 | 
| T35 | 
24201 | 
1146 | 
0 | 
0 | 
| T36 | 
90866 | 
14816 | 
0 | 
0 | 
| T54 | 
0 | 
126727 | 
0 | 
0 | 
| T55 | 
0 | 
284379 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T7,T16 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T7,T16 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
29150966 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
375020 | 
0 | 
0 | 
| T8 | 
312546 | 
85524 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
40264 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
588 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
33519 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
29150966 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
375020 | 
0 | 
0 | 
| T8 | 
312546 | 
85524 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
40264 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
588 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
33519 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T7,T16 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T7,T16 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
16524064 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
83236 | 
0 | 
0 | 
| T8 | 
312546 | 
27590 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
9000 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
192 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
7440 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
16524064 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
83236 | 
0 | 
0 | 
| T8 | 
312546 | 
27590 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
9000 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
192 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
7440 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T16,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T7,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T7,T16 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T7,T16 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T7,T16 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T16,T8 | 
| 1 | 0 | Covered | T1,T7,T16 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T7,T16 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T7,T16 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T7,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
28614477 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
375020 | 
0 | 
0 | 
| T8 | 
312546 | 
85524 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
40264 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
588 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
33519 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
1453798280 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1454008736 | 
28614477 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
375020 | 
0 | 
0 | 
| T8 | 
312546 | 
85524 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
40264 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
588 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
33519 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
306989449 | 
0 | 
0 | 
| T1 | 
101404 | 
492674 | 
0 | 
0 | 
| T2 | 
1037 | 
17 | 
0 | 
0 | 
| T3 | 
1635 | 
44 | 
0 | 
0 | 
| T7 | 
531627 | 
596507 | 
0 | 
0 | 
| T8 | 
312546 | 
398945 | 
0 | 
0 | 
| T11 | 
3504 | 
271 | 
0 | 
0 | 
| T16 | 
323417 | 
37503 | 
0 | 
0 | 
| T34 | 
493660 | 
266553 | 
0 | 
0 | 
| T35 | 
24201 | 
1907 | 
0 | 
0 | 
| T36 | 
90866 | 
15190 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
429635622 | 
0 | 
0 | 
| T1 | 
101404 | 
408114 | 
0 | 
0 | 
| T2 | 
1037 | 
17 | 
0 | 
0 | 
| T3 | 
1635 | 
142 | 
0 | 
0 | 
| T7 | 
531627 | 
219852 | 
0 | 
0 | 
| T8 | 
312546 | 
106049 | 
0 | 
0 | 
| T11 | 
3504 | 
264 | 
0 | 
0 | 
| T16 | 
323417 | 
137655 | 
0 | 
0 | 
| T34 | 
493660 | 
220649 | 
0 | 
0 | 
| T35 | 
24201 | 
5915 | 
0 | 
0 | 
| T36 | 
90866 | 
14828 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
17662967 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
83236 | 
0 | 
0 | 
| T8 | 
312546 | 
27590 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
9000 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
192 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
7440 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
29163621 | 
0 | 
0 | 
| T1 | 
101404 | 
46448 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
375020 | 
0 | 
0 | 
| T8 | 
312546 | 
85524 | 
0 | 
0 | 
| T11 | 
3504 | 
84 | 
0 | 
0 | 
| T16 | 
323417 | 
40264 | 
0 | 
0 | 
| T34 | 
493660 | 
21070 | 
0 | 
0 | 
| T35 | 
24201 | 
588 | 
0 | 
0 | 
| T36 | 
90866 | 
6996 | 
0 | 
0 | 
| T54 | 
0 | 
33519 | 
0 | 
0 | 
| T55 | 
0 | 
5460 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
75501241 | 
0 | 
0 | 
| T1 | 
101404 | 
133592 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
92305 | 
0 | 
0 | 
| T8 | 
312546 | 
76297 | 
0 | 
0 | 
| T11 | 
3504 | 
28 | 
0 | 
0 | 
| T16 | 
323417 | 
4595 | 
0 | 
0 | 
| T34 | 
493660 | 
102842 | 
0 | 
0 | 
| T35 | 
24201 | 
274 | 
0 | 
0 | 
| T36 | 
90866 | 
520 | 
0 | 
0 | 
| T54 | 
0 | 
162666 | 
0 | 
0 | 
| T55 | 
0 | 
219267 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
107383747 | 
0 | 
0 | 
| T1 | 
101404 | 
107207 | 
0 | 
0 | 
| T2 | 
1037 | 
0 | 
0 | 
0 | 
| T3 | 
1635 | 
0 | 
0 | 
0 | 
| T7 | 
531627 | 
431929 | 
0 | 
0 | 
| T8 | 
312546 | 
235407 | 
0 | 
0 | 
| T11 | 
3504 | 
21 | 
0 | 
0 | 
| T16 | 
323417 | 
21834 | 
0 | 
0 | 
| T34 | 
493660 | 
74282 | 
0 | 
0 | 
| T35 | 
24201 | 
836 | 
0 | 
0 | 
| T36 | 
90866 | 
520 | 
0 | 
0 | 
| T54 | 
0 | 
733138 | 
0 | 
0 | 
| T55 | 
0 | 
219267 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1455538489 | 
1455278805 | 
0 | 
0 | 
| T1 | 
101404 | 
101359 | 
0 | 
0 | 
| T2 | 
1037 | 
941 | 
0 | 
0 | 
| T3 | 
1635 | 
1549 | 
0 | 
0 | 
| T7 | 
531627 | 
531549 | 
0 | 
0 | 
| T8 | 
312546 | 
312522 | 
0 | 
0 | 
| T11 | 
3504 | 
3365 | 
0 | 
0 | 
| T16 | 
323417 | 
323355 | 
0 | 
0 | 
| T34 | 
493660 | 
493513 | 
0 | 
0 | 
| T35 | 
24201 | 
24144 | 
0 | 
0 | 
| T36 | 
90866 | 
90791 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1152 | 
1152 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T34 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T36 | 
1 | 
1 | 
0 | 
0 |