Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
6280 |
0 |
0 |
| T2 |
3044 |
6 |
0 |
0 |
| T3 |
166674 |
0 |
0 |
0 |
| T6 |
99610 |
6 |
0 |
0 |
| T7 |
519387 |
0 |
0 |
0 |
| T8 |
120087 |
0 |
0 |
0 |
| T17 |
27827 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T20 |
0 |
36 |
0 |
0 |
| T21 |
0 |
132 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
0 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
6 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T39 |
0 |
6 |
0 |
0 |
| T70 |
0 |
6 |
0 |
0 |
| T78 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
6280 |
0 |
0 |
| T2 |
3044 |
6 |
0 |
0 |
| T3 |
166674 |
0 |
0 |
0 |
| T6 |
99610 |
6 |
0 |
0 |
| T7 |
519387 |
0 |
0 |
0 |
| T8 |
120087 |
0 |
0 |
0 |
| T17 |
27827 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T20 |
0 |
36 |
0 |
0 |
| T21 |
0 |
132 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
0 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
6 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T39 |
0 |
6 |
0 |
0 |
| T70 |
0 |
6 |
0 |
0 |
| T78 |
0 |
6 |
0 |
0 |