Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
103228997 |
0 |
0 |
| T2 |
3044 |
11 |
0 |
0 |
| T3 |
166674 |
5722 |
0 |
0 |
| T6 |
99610 |
4929 |
0 |
0 |
| T7 |
519387 |
20758 |
0 |
0 |
| T8 |
120087 |
23930 |
0 |
0 |
| T17 |
27827 |
1324 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
210688 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
575 |
0 |
0 |
| T37 |
0 |
1052 |
0 |
0 |
| T48 |
0 |
209893 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
103228997 |
0 |
0 |
| T2 |
3044 |
11 |
0 |
0 |
| T3 |
166674 |
5722 |
0 |
0 |
| T6 |
99610 |
4929 |
0 |
0 |
| T7 |
519387 |
20758 |
0 |
0 |
| T8 |
120087 |
23930 |
0 |
0 |
| T17 |
27827 |
1324 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
210688 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
575 |
0 |
0 |
| T37 |
0 |
1052 |
0 |
0 |
| T48 |
0 |
209893 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 11 | 78.57 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 0 | 0 | |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
|
unreachable |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 13 | 5 | 38.46 |
| Logical | 13 | 5 | 38.46 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Unreachable | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 13 | 12 | 92.31 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
|
unreachable |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
|
unreachable |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
| Conditions | 17 | 8 | 47.06 |
| Logical | 17 | 8 | 47.06 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
6 |
85.71 |
| TERNARY |
130 |
1 |
1 |
100.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Unreachable |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Unreachable |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
| Conditions | 24 | 21 | 87.50 |
| Logical | 24 | 21 | 87.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T6,T8,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T6 |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T6,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324720478 |
149225655 |
0 |
0 |
| T2 |
3044 |
2031 |
0 |
0 |
| T3 |
166674 |
1600 |
0 |
0 |
| T6 |
99610 |
16729 |
0 |
0 |
| T7 |
519387 |
67952 |
0 |
0 |
| T8 |
120087 |
47557 |
0 |
0 |
| T17 |
27827 |
938 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
504357 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1718 |
0 |
0 |
| T37 |
0 |
26924 |
0 |
0 |
| T48 |
0 |
272749 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324720478 |
149225655 |
0 |
0 |
| T2 |
3044 |
2031 |
0 |
0 |
| T3 |
166674 |
1600 |
0 |
0 |
| T6 |
99610 |
16729 |
0 |
0 |
| T7 |
519387 |
67952 |
0 |
0 |
| T8 |
120087 |
47557 |
0 |
0 |
| T17 |
27827 |
938 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
504357 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1718 |
0 |
0 |
| T37 |
0 |
26924 |
0 |
0 |
| T48 |
0 |
272749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
27195628 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
14723 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
892 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
27195628 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
14723 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
892 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
15539984 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
3286 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
192 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
15539984 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
3286 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
192 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T17,T38 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T17,T38 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
26884494 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
14723 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
892 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
1324821583 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1324996335 |
26884494 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
14723 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
892 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
287952459 |
0 |
0 |
| T1 |
90686 |
749 |
0 |
0 |
| T2 |
3044 |
158 |
0 |
0 |
| T3 |
166674 |
10032 |
0 |
0 |
| T6 |
99610 |
44674 |
0 |
0 |
| T7 |
519387 |
181993 |
0 |
0 |
| T8 |
120087 |
164780 |
0 |
0 |
| T17 |
27827 |
1978 |
0 |
0 |
| T31 |
1501 |
15 |
0 |
0 |
| T32 |
197934 |
857201 |
0 |
0 |
| T33 |
1220 |
19 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
408958689 |
0 |
0 |
| T1 |
90686 |
3469 |
0 |
0 |
| T2 |
3044 |
148 |
0 |
0 |
| T3 |
166674 |
42103 |
0 |
0 |
| T6 |
99610 |
39336 |
0 |
0 |
| T7 |
519387 |
164889 |
0 |
0 |
| T8 |
120087 |
162414 |
0 |
0 |
| T17 |
27827 |
8824 |
0 |
0 |
| T31 |
1501 |
15 |
0 |
0 |
| T32 |
197934 |
857201 |
0 |
0 |
| T33 |
1220 |
19 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
16218713 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
3286 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
192 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
27207513 |
0 |
0 |
| T2 |
3044 |
52 |
0 |
0 |
| T3 |
166674 |
14723 |
0 |
0 |
| T6 |
99610 |
10860 |
0 |
0 |
| T7 |
519387 |
47316 |
0 |
0 |
| T8 |
120087 |
47470 |
0 |
0 |
| T17 |
27827 |
892 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
5984 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
1810 |
0 |
0 |
| T37 |
0 |
12126 |
0 |
0 |
| T48 |
0 |
5984 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
71202805 |
0 |
0 |
| T2 |
3044 |
21 |
0 |
0 |
| T3 |
166674 |
1256 |
0 |
0 |
| T6 |
99610 |
4929 |
0 |
0 |
| T7 |
519387 |
20758 |
0 |
0 |
| T8 |
120087 |
23930 |
0 |
0 |
| T17 |
27827 |
291 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
210688 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
575 |
0 |
0 |
| T37 |
0 |
1052 |
0 |
0 |
| T48 |
0 |
209893 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
103258308 |
0 |
0 |
| T2 |
3044 |
11 |
0 |
0 |
| T3 |
166674 |
5722 |
0 |
0 |
| T6 |
99610 |
4929 |
0 |
0 |
| T7 |
519387 |
20758 |
0 |
0 |
| T8 |
120087 |
23930 |
0 |
0 |
| T17 |
27827 |
1324 |
0 |
0 |
| T31 |
1501 |
0 |
0 |
0 |
| T32 |
197934 |
210688 |
0 |
0 |
| T33 |
1220 |
0 |
0 |
0 |
| T36 |
14468 |
575 |
0 |
0 |
| T37 |
0 |
1052 |
0 |
0 |
| T48 |
0 |
209893 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1326156452 |
1325935393 |
0 |
0 |
| T1 |
90686 |
90629 |
0 |
0 |
| T2 |
3044 |
2905 |
0 |
0 |
| T3 |
166674 |
166608 |
0 |
0 |
| T6 |
99610 |
99539 |
0 |
0 |
| T7 |
519387 |
519307 |
0 |
0 |
| T8 |
120087 |
120078 |
0 |
0 |
| T17 |
27827 |
27729 |
0 |
0 |
| T31 |
1501 |
1428 |
0 |
0 |
| T32 |
197934 |
197926 |
0 |
0 |
| T33 |
1220 |
1148 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1141 |
1141 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |