Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
7147 |
0 |
0 |
T2 |
602750 |
6 |
0 |
0 |
T3 |
160922 |
6 |
0 |
0 |
T7 |
101412 |
18 |
0 |
0 |
T8 |
166199 |
6 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T14 |
336607 |
0 |
0 |
0 |
T18 |
96818 |
0 |
0 |
0 |
T30 |
74546 |
0 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
6 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T36 |
0 |
6 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
T89 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
7147 |
0 |
0 |
T2 |
602750 |
6 |
0 |
0 |
T3 |
160922 |
6 |
0 |
0 |
T7 |
101412 |
18 |
0 |
0 |
T8 |
166199 |
6 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T14 |
336607 |
0 |
0 |
0 |
T18 |
96818 |
0 |
0 |
0 |
T30 |
74546 |
0 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
6 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T36 |
0 |
6 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
T89 |
0 |
6 |
0 |
0 |