Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
112737648 |
0 |
0 |
T2 |
602750 |
54750 |
0 |
0 |
T3 |
160922 |
111477 |
0 |
0 |
T7 |
101412 |
25077 |
0 |
0 |
T8 |
166199 |
4232 |
0 |
0 |
T14 |
336607 |
2478 |
0 |
0 |
T18 |
96818 |
550 |
0 |
0 |
T30 |
74546 |
366 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
1008 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
568561 |
0 |
0 |
T35 |
0 |
563684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
112737648 |
0 |
0 |
T2 |
602750 |
54750 |
0 |
0 |
T3 |
160922 |
111477 |
0 |
0 |
T7 |
101412 |
25077 |
0 |
0 |
T8 |
166199 |
4232 |
0 |
0 |
T14 |
336607 |
2478 |
0 |
0 |
T18 |
96818 |
550 |
0 |
0 |
T30 |
74546 |
366 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
1008 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
568561 |
0 |
0 |
T35 |
0 |
563684 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T62,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T18 |
1 | 0 | 1 | Covered | T2,T3,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T18 |
1 | 0 | Covered | T2,T3,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461420379 |
158957898 |
0 |
0 |
T2 |
602750 |
155537 |
0 |
0 |
T3 |
160922 |
463562 |
0 |
0 |
T7 |
101412 |
104451 |
0 |
0 |
T8 |
166199 |
29920 |
0 |
0 |
T14 |
297605 |
0 |
0 |
0 |
T18 |
96818 |
13701 |
0 |
0 |
T30 |
74546 |
11060 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
28041 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
489793 |
0 |
0 |
T35 |
0 |
110925 |
0 |
0 |
T36 |
0 |
246499 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461420379 |
158957898 |
0 |
0 |
T2 |
602750 |
155537 |
0 |
0 |
T3 |
160922 |
463562 |
0 |
0 |
T7 |
101412 |
104451 |
0 |
0 |
T8 |
166199 |
29920 |
0 |
0 |
T14 |
297605 |
0 |
0 |
0 |
T18 |
96818 |
13701 |
0 |
0 |
T30 |
74546 |
11060 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
28041 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
489793 |
0 |
0 |
T35 |
0 |
110925 |
0 |
0 |
T36 |
0 |
246499 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
29744698 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
132844 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
29744698 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
132844 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
16709484 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
42786 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
16709484 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
42786 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T41,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T41,T9 |
1 | 0 | Covered | T2,T3,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
28916717 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
132844 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
1461505554 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1461684414 |
28916717 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
132844 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
320064501 |
0 |
0 |
T1 |
1621 |
13 |
0 |
0 |
T2 |
602750 |
88080 |
0 |
0 |
T3 |
160922 |
457877 |
0 |
0 |
T7 |
101412 |
230719 |
0 |
0 |
T8 |
166199 |
39607 |
0 |
0 |
T14 |
336607 |
21995 |
0 |
0 |
T18 |
96818 |
15824 |
0 |
0 |
T30 |
74546 |
12189 |
0 |
0 |
T31 |
1682 |
25 |
0 |
0 |
T32 |
462331 |
28052 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
442713921 |
0 |
0 |
T1 |
1621 |
13 |
0 |
0 |
T2 |
602750 |
85539 |
0 |
0 |
T3 |
160922 |
457877 |
0 |
0 |
T7 |
101412 |
207117 |
0 |
0 |
T8 |
166199 |
35467 |
0 |
0 |
T14 |
336607 |
21888 |
0 |
0 |
T18 |
96818 |
15424 |
0 |
0 |
T30 |
74546 |
11931 |
0 |
0 |
T31 |
1682 |
25 |
0 |
0 |
T32 |
462331 |
27312 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
18488888 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
42786 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
29756321 |
0 |
0 |
T2 |
602750 |
14604 |
0 |
0 |
T3 |
160922 |
7872 |
0 |
0 |
T7 |
101412 |
60628 |
0 |
0 |
T8 |
166199 |
11012 |
0 |
0 |
T14 |
336607 |
10200 |
0 |
0 |
T18 |
96818 |
6910 |
0 |
0 |
T30 |
74546 |
5574 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
12562 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
132844 |
0 |
0 |
T35 |
0 |
54470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
78789967 |
0 |
0 |
T2 |
602750 |
57033 |
0 |
0 |
T3 |
160922 |
111477 |
0 |
0 |
T7 |
101412 |
25077 |
0 |
0 |
T8 |
166199 |
4232 |
0 |
0 |
T14 |
336607 |
2585 |
0 |
0 |
T18 |
96818 |
550 |
0 |
0 |
T30 |
74546 |
366 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
1008 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
263158 |
0 |
0 |
T35 |
0 |
563684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
112767336 |
0 |
0 |
T2 |
602750 |
54750 |
0 |
0 |
T3 |
160922 |
111477 |
0 |
0 |
T7 |
101412 |
25077 |
0 |
0 |
T8 |
166199 |
4232 |
0 |
0 |
T14 |
336607 |
2478 |
0 |
0 |
T18 |
96818 |
550 |
0 |
0 |
T30 |
74546 |
366 |
0 |
0 |
T31 |
1682 |
0 |
0 |
0 |
T32 |
462331 |
1008 |
0 |
0 |
T33 |
1885 |
0 |
0 |
0 |
T34 |
0 |
568561 |
0 |
0 |
T35 |
0 |
563684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1463165342 |
1462936424 |
0 |
0 |
T1 |
1621 |
1528 |
0 |
0 |
T2 |
602750 |
602665 |
0 |
0 |
T3 |
160922 |
160917 |
0 |
0 |
T7 |
101412 |
101379 |
0 |
0 |
T8 |
166199 |
166120 |
0 |
0 |
T14 |
336607 |
324237 |
0 |
0 |
T18 |
96818 |
96755 |
0 |
0 |
T30 |
74546 |
74461 |
0 |
0 |
T31 |
1682 |
1598 |
0 |
0 |
T32 |
462331 |
462235 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1158 |
1158 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |