Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2108045243 |
6824 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
785509 |
0 |
0 |
0 |
T8 |
0 |
6 |
0 |
0 |
T11 |
4568 |
0 |
0 |
0 |
T15 |
0 |
36 |
0 |
0 |
T32 |
93720 |
0 |
0 |
0 |
T33 |
23864 |
6 |
0 |
0 |
T34 |
202890 |
6 |
0 |
0 |
T35 |
3189 |
0 |
0 |
0 |
T36 |
713137 |
0 |
0 |
0 |
T37 |
2138 |
20 |
0 |
0 |
T38 |
25514 |
0 |
0 |
0 |
T41 |
0 |
6 |
0 |
0 |
T46 |
614417 |
6 |
0 |
0 |
T62 |
0 |
6 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2108045243 |
6824 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
785509 |
0 |
0 |
0 |
T8 |
0 |
6 |
0 |
0 |
T11 |
4568 |
0 |
0 |
0 |
T15 |
0 |
36 |
0 |
0 |
T32 |
93720 |
0 |
0 |
0 |
T33 |
23864 |
6 |
0 |
0 |
T34 |
202890 |
6 |
0 |
0 |
T35 |
3189 |
0 |
0 |
0 |
T36 |
713137 |
0 |
0 |
0 |
T37 |
2138 |
20 |
0 |
0 |
T38 |
25514 |
0 |
0 |
0 |
T41 |
0 |
6 |
0 |
0 |
T46 |
614417 |
6 |
0 |
0 |
T62 |
0 |
6 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |