| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 1912214157 | 254432 | 0 | 0 |
| RunThenComplete_M | 1912214157 | 2521214 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 1912214157 | 254432 | 0 | 0 |
| T1 | 616431 | 374 | 0 | 0 |
| T2 | 1727 | 0 | 0 | 0 |
| T3 | 759556 | 131 | 0 | 0 |
| T7 | 272111 | 69 | 0 | 0 |
| T18 | 58068 | 9 | 0 | 0 |
| T22 | 10035 | 3 | 0 | 0 |
| T35 | 9202 | 9 | 0 | 0 |
| T36 | 151683 | 2265 | 0 | 0 |
| T37 | 179425 | 108 | 0 | 0 |
| T38 | 122363 | 17 | 0 | 0 |
| T39 | 0 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 1912214157 | 2521214 | 0 | 0 |
| T1 | 616431 | 5526 | 0 | 0 |
| T2 | 1727 | 0 | 0 | 0 |
| T3 | 759556 | 681 | 0 | 0 |
| T7 | 272111 | 404 | 0 | 0 |
| T18 | 58068 | 31 | 0 | 0 |
| T22 | 10035 | 23 | 0 | 0 |
| T35 | 9202 | 31 | 0 | 0 |
| T36 | 151683 | 12979 | 0 | 0 |
| T37 | 179425 | 3994 | 0 | 0 |
| T38 | 122363 | 624 | 0 | 0 |
| T39 | 0 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |