Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
40997334 |
0 |
0 |
T2 |
3464 |
23 |
0 |
0 |
T3 |
502257 |
7168 |
0 |
0 |
T7 |
179837 |
1654 |
0 |
0 |
T8 |
140033 |
25902 |
0 |
0 |
T12 |
4111 |
30 |
0 |
0 |
T16 |
881015 |
935304 |
0 |
0 |
T20 |
179276 |
115915 |
0 |
0 |
T30 |
101359 |
91659 |
0 |
0 |
T31 |
351192 |
16718 |
0 |
0 |
T32 |
538517 |
10929 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
40997334 |
0 |
0 |
T2 |
3464 |
23 |
0 |
0 |
T3 |
502257 |
7168 |
0 |
0 |
T7 |
179837 |
1654 |
0 |
0 |
T8 |
140033 |
25902 |
0 |
0 |
T12 |
4111 |
30 |
0 |
0 |
T16 |
881015 |
935304 |
0 |
0 |
T20 |
179276 |
115915 |
0 |
0 |
T30 |
101359 |
91659 |
0 |
0 |
T31 |
351192 |
16718 |
0 |
0 |
T32 |
538517 |
10929 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T30,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T8,T54 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T16,T7 |
1 | 0 | 1 | Covered | T3,T16,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T16,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T16,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518076210 |
51754303 |
0 |
0 |
T3 |
502257 |
17199 |
0 |
0 |
T7 |
179837 |
7364 |
0 |
0 |
T8 |
140033 |
50479 |
0 |
0 |
T12 |
4111 |
3296 |
0 |
0 |
T16 |
881015 |
145646 |
0 |
0 |
T20 |
179276 |
29639 |
0 |
0 |
T30 |
101359 |
254755 |
0 |
0 |
T31 |
351192 |
20657 |
0 |
0 |
T32 |
538517 |
9457 |
0 |
0 |
T33 |
150544 |
51794 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518076210 |
51754303 |
0 |
0 |
T3 |
502257 |
17199 |
0 |
0 |
T7 |
179837 |
7364 |
0 |
0 |
T8 |
140033 |
50479 |
0 |
0 |
T12 |
4111 |
3296 |
0 |
0 |
T16 |
881015 |
145646 |
0 |
0 |
T20 |
179276 |
29639 |
0 |
0 |
T30 |
101359 |
254755 |
0 |
0 |
T31 |
351192 |
20657 |
0 |
0 |
T32 |
538517 |
9457 |
0 |
0 |
T33 |
150544 |
51794 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
22135724 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
7297 |
0 |
0 |
T20 |
179276 |
226575 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
22135724 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
7297 |
0 |
0 |
T20 |
179276 |
226575 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
12040108 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
1600 |
0 |
0 |
T20 |
179276 |
50580 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
12040108 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
1600 |
0 |
0 |
T20 |
179276 |
50580 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T20,T38 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T20,T38 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
22108466 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
7297 |
0 |
0 |
T20 |
179276 |
226575 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
518181896 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518339219 |
22108466 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
7297 |
0 |
0 |
T20 |
179276 |
226575 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
97469845 |
0 |
0 |
T1 |
1192 |
24 |
0 |
0 |
T2 |
3464 |
219 |
0 |
0 |
T3 |
502257 |
50927 |
0 |
0 |
T7 |
179837 |
13414 |
0 |
0 |
T8 |
140033 |
182282 |
0 |
0 |
T16 |
881015 |
834021 |
0 |
0 |
T20 |
179276 |
200191 |
0 |
0 |
T30 |
101359 |
145757 |
0 |
0 |
T31 |
351192 |
75180 |
0 |
0 |
T32 |
538517 |
52610 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
148798782 |
0 |
0 |
T1 |
1192 |
50 |
0 |
0 |
T2 |
3464 |
219 |
0 |
0 |
T3 |
502257 |
50069 |
0 |
0 |
T7 |
179837 |
13235 |
0 |
0 |
T8 |
140033 |
179652 |
0 |
0 |
T16 |
881015 |
375470 |
0 |
0 |
T20 |
179276 |
755099 |
0 |
0 |
T30 |
101359 |
141371 |
0 |
0 |
T31 |
351192 |
75180 |
0 |
0 |
T32 |
538517 |
52610 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
12115211 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
1600 |
0 |
0 |
T20 |
179276 |
50580 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
22151014 |
0 |
0 |
T2 |
3464 |
68 |
0 |
0 |
T3 |
502257 |
15664 |
0 |
0 |
T7 |
179837 |
4886 |
0 |
0 |
T8 |
140033 |
54332 |
0 |
0 |
T12 |
4111 |
84 |
0 |
0 |
T16 |
881015 |
7297 |
0 |
0 |
T20 |
179276 |
226575 |
0 |
0 |
T30 |
101359 |
23624 |
0 |
0 |
T31 |
351192 |
2696 |
0 |
0 |
T32 |
538517 |
4368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
25312414 |
0 |
0 |
T2 |
3464 |
23 |
0 |
0 |
T3 |
502257 |
7168 |
0 |
0 |
T7 |
179837 |
1654 |
0 |
0 |
T8 |
140033 |
25902 |
0 |
0 |
T12 |
4111 |
56 |
0 |
0 |
T16 |
881015 |
207537 |
0 |
0 |
T20 |
179276 |
24750 |
0 |
0 |
T30 |
101359 |
95582 |
0 |
0 |
T31 |
351192 |
16718 |
0 |
0 |
T32 |
538517 |
10929 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
41032470 |
0 |
0 |
T2 |
3464 |
23 |
0 |
0 |
T3 |
502257 |
7168 |
0 |
0 |
T7 |
179837 |
1654 |
0 |
0 |
T8 |
140033 |
25902 |
0 |
0 |
T12 |
4111 |
30 |
0 |
0 |
T16 |
881015 |
935304 |
0 |
0 |
T20 |
179276 |
115915 |
0 |
0 |
T30 |
101359 |
91659 |
0 |
0 |
T31 |
351192 |
16718 |
0 |
0 |
T32 |
538517 |
10929 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
519724534 |
519515599 |
0 |
0 |
T1 |
1192 |
1113 |
0 |
0 |
T2 |
3464 |
3346 |
0 |
0 |
T3 |
502257 |
502181 |
0 |
0 |
T7 |
179837 |
179782 |
0 |
0 |
T8 |
140033 |
140025 |
0 |
0 |
T16 |
881015 |
881005 |
0 |
0 |
T20 |
179276 |
179267 |
0 |
0 |
T30 |
101359 |
101353 |
0 |
0 |
T31 |
351192 |
351112 |
0 |
0 |
T32 |
538517 |
538432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
876 |
876 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |