Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_app_intf.u_appid_arb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.27 94.57 86.30 44.44 91.01 100.00 u_app_intf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
TOTAL322887.50
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9711100.00
ALWAYS10566100.00
ALWAYS10566100.00
ALWAYS10566100.00
CONT_ASSIGN124100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 3/3 assign req_tree[Pa] = req_i[offset]; Tests: T7 T4 T9  | T4 T9 T10  | T4 T9 T15  86 assign idx_tree[Pa] = offset; 87 0/3 ==> assign data_tree[Pa] = data_i[offset]; 88 // backward (grant) path 89 3/3 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T7 T4 T9  | T4 T9 T10  | T4 T9 T11  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 1/1 assign unused_sigs = gnt_tree[Pa]; Tests: T9 T15 T16  98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T7 T4 T9  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T7 T4 T9  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T7 T4 T9  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T7 T4 T9  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T7 T4 T9  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T7 T4 T9  ***repeat 1 105 1/1 sel = ~req_tree[C0]; Tests: T7 T4 T9  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T7 T4 T9  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T7 T4 T9  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T7 T4 T9  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T7 T4 T9  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T7 T4 T9  ***repeat 2 105 1/1 sel = ~req_tree[C0]; Tests: T4 T9 T15  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T4 T9 T15  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T4 T9 T15  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T4 T9 T15  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T4 T9 T15  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T4 T9 T15  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 assign data_o = data_tree[0]; 122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 0/1 ==> assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T4 T9 T10  129 1/1 assign valid_o = req_tree[0]; Tests: T7 T4 T9  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T7 T4 T9 

Cond Coverage for Module : prim_arbiter_fixed
TotalCoveredPercent
Conditions413892.68
Logical413892.68
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT7,T4,T9
01CoveredT4,T9,T15
10CoveredT7,T4,T9

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT7,T4,T9
01CoveredT4,T10,T15
10CoveredT7,T4,T9

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT4,T9,T15
01Unreachable
10CoveredT4,T9,T15

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT7,T4,T9
1CoveredT7,T4,T9

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT7,T4,T9
1CoveredT7,T4,T9

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT4,T9,T15
1CoveredT4,T9,T15

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT7,T4,T9
1CoveredT7,T4,T9

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT7,T4,T9
1CoveredT7,T4,T9

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT4,T9,T15
1CoveredT4,T9,T15

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT7,T4,T9
10CoveredT4,T9,T11
11CoveredT7,T4,T9

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT7,T4,T9
10CoveredT4,T10,T11
11CoveredT7,T4,T9

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT4,T9,T15
10Not Covered
11CoveredT4,T9,T11

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT7,T4,T9
10CoveredT7,T4,T9
11CoveredT4,T9,T11

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT7,T4,T9
10CoveredT7,T4,T9
11CoveredT4,T10,T11

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT4,T9,T15
10CoveredT4,T9,T11
11Not Covered

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01Not Covered
10CoveredT7,T4,T9
11CoveredT7,T4,T9

Branch Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
Branches 12 12 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T4,T9
0 Covered T7,T4,T9


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T4,T9
0 Covered T7,T4,T9


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T4,T9
0 Covered T7,T4,T9


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T4,T9
0 Covered T7,T4,T9


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T9,T15
0 Covered T4,T9,T15


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T9,T15
0 Covered T4,T9,T15


Assert Coverage for Module : prim_arbiter_fixed
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 13 13 100.00 13 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 13 13 100.00 13 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 640180531 640001293 0 0
CheckNGreaterZero_A 665 665 0 0
GntImpliesReady_A 640180531 6999 0 0
GntImpliesValid_A 640180531 6999 0 0
GrantKnown_A 640180531 640001293 0 0
IdxKnown_A 640180531 640001293 0 0
IndexIsCorrect_A 640180531 6999 0 0
NoReadyValidNoGrant_A 640180531 635661385 0 0
Priority_A 640180531 4339908 0 0
ReadyAndValidImplyGrant_A 640180531 6999 0 0
ReqAndReadyImplyGrant_A 640180531 6999 0 0
ReqImpliesValid_A 640180531 4339908 0 0
ValidKnown_A 640180531 640001293 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 640001293 0 0
T1 84512 84419 0 0
T2 116868 116792 0 0
T3 201179 201095 0 0
T7 14564 14467 0 0
T20 311127 311045 0 0
T29 448588 448489 0 0
T30 4435 4372 0 0
T31 9839 9765 0 0
T43 159485 159405 0 0
T44 1227 1146 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 665 665 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T20 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T43 1 1 0 0
T44 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 6999 0 0
T4 98565 25 0 0
T5 0 175 0 0
T7 14564 3 0 0
T8 0 7 0 0
T9 68458 5 0 0
T10 225064 10 0 0
T11 0 18 0 0
T12 0 35 0 0
T16 0 6 0 0
T32 0 13 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 6999 0 0
T4 98565 25 0 0
T5 0 175 0 0
T7 14564 3 0 0
T8 0 7 0 0
T9 68458 5 0 0
T10 225064 10 0 0
T11 0 18 0 0
T12 0 35 0 0
T16 0 6 0 0
T32 0 13 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 640001293 0 0
T1 84512 84419 0 0
T2 116868 116792 0 0
T3 201179 201095 0 0
T7 14564 14467 0 0
T20 311127 311045 0 0
T29 448588 448489 0 0
T30 4435 4372 0 0
T31 9839 9765 0 0
T43 159485 159405 0 0
T44 1227 1146 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 640001293 0 0
T1 84512 84419 0 0
T2 116868 116792 0 0
T3 201179 201095 0 0
T7 14564 14467 0 0
T20 311127 311045 0 0
T29 448588 448489 0 0
T30 4435 4372 0 0
T31 9839 9765 0 0
T43 159485 159405 0 0
T44 1227 1146 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 6999 0 0
T4 98565 25 0 0
T5 0 175 0 0
T7 14564 3 0 0
T8 0 7 0 0
T9 68458 5 0 0
T10 225064 10 0 0
T11 0 18 0 0
T12 0 35 0 0
T16 0 6 0 0
T32 0 13 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 635661385 0 0
T1 84512 84419 0 0
T2 116868 116792 0 0
T3 201179 201095 0 0
T7 14564 14307 0 0
T20 311127 311045 0 0
T29 448588 448489 0 0
T30 4435 4372 0 0
T31 9839 9765 0 0
T43 159485 159405 0 0
T44 1227 1146 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 4339908 0 0
T4 98565 1817 0 0
T7 14564 160 0 0
T8 0 504 0 0
T9 68458 4607 0 0
T10 225064 3746 0 0
T11 0 1047 0 0
T12 0 5172 0 0
T15 0 696240 0 0
T16 0 2307 0 0
T32 0 2209 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 6999 0 0
T4 98565 25 0 0
T5 0 175 0 0
T7 14564 3 0 0
T8 0 7 0 0
T9 68458 5 0 0
T10 225064 10 0 0
T11 0 18 0 0
T12 0 35 0 0
T16 0 6 0 0
T32 0 13 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 6999 0 0
T4 98565 25 0 0
T5 0 175 0 0
T7 14564 3 0 0
T8 0 7 0 0
T9 68458 5 0 0
T10 225064 10 0 0
T11 0 18 0 0
T12 0 35 0 0
T16 0 6 0 0
T32 0 13 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 4339908 0 0
T4 98565 1817 0 0
T7 14564 160 0 0
T8 0 504 0 0
T9 68458 4607 0 0
T10 225064 3746 0 0
T11 0 1047 0 0
T12 0 5172 0 0
T15 0 696240 0 0
T16 0 2307 0 0
T32 0 2209 0 0
T44 1227 0 0 0
T45 1030 0 0 0
T46 1219 0 0 0
T47 30194 0 0 0
T48 56730 0 0 0
T49 9834 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 640180531 640001293 0 0
T1 84512 84419 0 0
T2 116868 116792 0 0
T3 201179 201095 0 0
T7 14564 14467 0 0
T20 311127 311045 0 0
T29 448588 448489 0 0
T30 4435 4372 0 0
T31 9839 9765 0 0
T43 159485 159405 0 0
T44 1227 1146 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%