| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 584920127 | 53432 | 0 | 0 |
| RunThenComplete_M | 584920127 | 740214 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 584920127 | 53432 | 0 | 0 |
| T3 | 3654 | 3 | 0 | 0 |
| T4 | 132498 | 22 | 0 | 0 |
| T7 | 59735 | 9 | 0 | 0 |
| T8 | 0 | 8 | 0 | 0 |
| T9 | 23180 | 4 | 0 | 0 |
| T11 | 8815 | 3 | 0 | 0 |
| T27 | 40677 | 42 | 0 | 0 |
| T37 | 55826 | 73 | 0 | 0 |
| T38 | 1689 | 0 | 0 | 0 |
| T39 | 5125 | 3 | 0 | 0 |
| T40 | 9339 | 3 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 584920127 | 740214 | 0 | 0 |
| T3 | 3654 | 11 | 0 | 0 |
| T4 | 132498 | 109 | 0 | 0 |
| T7 | 59735 | 27 | 0 | 0 |
| T8 | 0 | 24 | 0 | 0 |
| T9 | 23180 | 17 | 0 | 0 |
| T11 | 8815 | 11 | 0 | 0 |
| T27 | 40677 | 102 | 0 | 0 |
| T37 | 55826 | 74 | 0 | 0 |
| T38 | 1689 | 0 | 0 | 0 |
| T39 | 5125 | 10 | 0 | 0 |
| T40 | 9339 | 10 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |