| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 609721066 | 53615 | 0 | 0 |
| RunThenComplete_M | 609721066 | 699720 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 609721066 | 53615 | 0 | 0 |
| T4 | 181523 | 18 | 0 | 0 |
| T7 | 34624 | 3 | 0 | 0 |
| T8 | 20586 | 3 | 0 | 0 |
| T9 | 59979 | 9 | 0 | 0 |
| T11 | 5356 | 3 | 0 | 0 |
| T12 | 8557 | 3 | 0 | 0 |
| T13 | 103221 | 73 | 0 | 0 |
| T30 | 7241 | 3 | 0 | 0 |
| T45 | 114410 | 73 | 0 | 0 |
| T46 | 8548 | 3 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 609721066 | 699720 | 0 | 0 |
| T4 | 181523 | 93 | 0 | 0 |
| T7 | 34624 | 9 | 0 | 0 |
| T8 | 20586 | 9 | 0 | 0 |
| T9 | 59979 | 53 | 0 | 0 |
| T11 | 5356 | 11 | 0 | 0 |
| T12 | 8557 | 11 | 0 | 0 |
| T13 | 103221 | 74 | 0 | 0 |
| T30 | 7241 | 10 | 0 | 0 |
| T45 | 114410 | 74 | 0 | 0 |
| T46 | 8548 | 11 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |