Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_app_intf.u_appid_arb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.71 94.57 86.30 46.67 91.01 100.00 u_app_intf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
TOTAL322887.50
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9711100.00
ALWAYS10566100.00
ALWAYS10566100.00
ALWAYS10566100.00
CONT_ASSIGN124100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 3/3 assign req_tree[Pa] = req_i[offset]; Tests: T9 T7 T8  | T9 T19 T4  | T9 T19 T4  86 assign idx_tree[Pa] = offset; 87 0/3 ==> assign data_tree[Pa] = data_i[offset]; 88 // backward (grant) path 89 3/3 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T9 T7 T8  | T9 T19 T4  | T4 T5 T13  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 1/1 assign unused_sigs = gnt_tree[Pa]; Tests: T9 T19 T20  98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T9 T7 T8  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T9 T7 T8  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T9 T7 T8  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T9 T7 T8  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T9 T7 T8  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T9 T7 T8  ***repeat 1 105 1/1 sel = ~req_tree[C0]; Tests: T9 T7 T8  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T9 T7 T8  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T9 T7 T8  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T9 T7 T8  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T9 T7 T8  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T9 T7 T8  ***repeat 2 105 1/1 sel = ~req_tree[C0]; Tests: T9 T19 T4  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T9 T19 T4  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T9 T19 T4  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T9 T19 T4  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T9 T19 T4  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T9 T19 T4  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 assign data_o = data_tree[0]; 122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 0/1 ==> assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T9 T4 T10  129 1/1 assign valid_o = req_tree[0]; Tests: T9 T7 T8  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T9 T7 T8 

Cond Coverage for Module : prim_arbiter_fixed
TotalCoveredPercent
Conditions413892.68
Logical413892.68
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT9,T7,T8
01CoveredT9,T4,T5
10CoveredT7,T8,T19

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT9,T7,T8
01CoveredT9,T4,T10
10CoveredT7,T8,T19

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT9,T19,T4
01Unreachable
10CoveredT9,T19,T4

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT9,T7,T8
1CoveredT9,T7,T8

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT9,T7,T8
1CoveredT9,T7,T8

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT9,T19,T4
1CoveredT9,T19,T4

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT9,T7,T8
1CoveredT9,T7,T8

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT9,T7,T8
1CoveredT9,T7,T8

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT9,T19,T4
1CoveredT9,T19,T4

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT9,T7,T8
10CoveredT4,T5,T13
11CoveredT7,T8,T4

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT9,T7,T8
10CoveredT4,T10,T5
11CoveredT7,T8,T4

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT9,T19,T4
10Not Covered
11CoveredT4,T5,T13

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT9,T7,T8
10CoveredT7,T8,T4
11CoveredT4,T5,T13

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT9,T7,T8
10CoveredT7,T8,T4
11CoveredT4,T10,T5

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT9,T19,T4
10CoveredT4,T5,T13
11Not Covered

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01Not Covered
10CoveredT9,T7,T8
11CoveredT7,T8,T4

Branch Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
Branches 12 12 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T7,T8
0 Covered T9,T7,T8


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T7,T8
0 Covered T9,T7,T8


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T7,T8
0 Covered T9,T7,T8


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T7,T8
0 Covered T9,T7,T8


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T19,T4
0 Covered T9,T19,T4


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T19,T4
0 Covered T9,T19,T4


Assert Coverage for Module : prim_arbiter_fixed
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 13 13 100.00 13 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 13 13 100.00 13 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 663284326 663112333 0 0
CheckNGreaterZero_A 669 669 0 0
GntImpliesReady_A 663284326 7283 0 0
GntImpliesValid_A 663284326 7283 0 0
GrantKnown_A 663284326 663112333 0 0
IdxKnown_A 663284326 663112333 0 0
IndexIsCorrect_A 663284326 7283 0 0
NoReadyValidNoGrant_A 663284326 659598046 0 0
Priority_A 663284326 3514287 0 0
ReadyAndValidImplyGrant_A 663284326 7283 0 0
ReqAndReadyImplyGrant_A 663284326 7283 0 0
ReqImpliesValid_A 663284326 3514287 0 0
ValidKnown_A 663284326 663112333 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 663112333 0 0
T1 1569 1486 0 0
T2 2840 2776 0 0
T3 1235 1143 0 0
T7 111779 111696 0 0
T9 1230 1049 0 0
T11 8427 8342 0 0
T12 8740 8689 0 0
T17 2823 2769 0 0
T24 8456 8342 0 0
T48 7922 7871 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 669 669 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T17 1 1 0 0
T24 1 1 0 0
T48 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 7283 0 0
T4 0 52 0 0
T5 0 104 0 0
T7 111779 17 0 0
T8 30341 4 0 0
T10 0 4 0 0
T13 0 15 0 0
T14 0 24 0 0
T15 0 16 0 0
T18 0 19 0 0
T19 3898 0 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T33 242738 0 0 0
T47 109577 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0
T51 0 11 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 7283 0 0
T4 0 52 0 0
T5 0 104 0 0
T7 111779 17 0 0
T8 30341 4 0 0
T10 0 4 0 0
T13 0 15 0 0
T14 0 24 0 0
T15 0 16 0 0
T18 0 19 0 0
T19 3898 0 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T33 242738 0 0 0
T47 109577 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0
T51 0 11 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 663112333 0 0
T1 1569 1486 0 0
T2 2840 2776 0 0
T3 1235 1143 0 0
T7 111779 111696 0 0
T9 1230 1049 0 0
T11 8427 8342 0 0
T12 8740 8689 0 0
T17 2823 2769 0 0
T24 8456 8342 0 0
T48 7922 7871 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 663112333 0 0
T1 1569 1486 0 0
T2 2840 2776 0 0
T3 1235 1143 0 0
T7 111779 111696 0 0
T9 1230 1049 0 0
T11 8427 8342 0 0
T12 8740 8689 0 0
T17 2823 2769 0 0
T24 8456 8342 0 0
T48 7922 7871 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 7283 0 0
T4 0 52 0 0
T5 0 104 0 0
T7 111779 17 0 0
T8 30341 4 0 0
T10 0 4 0 0
T13 0 15 0 0
T14 0 24 0 0
T15 0 16 0 0
T18 0 19 0 0
T19 3898 0 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T33 242738 0 0 0
T47 109577 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0
T51 0 11 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 659598046 0 0
T1 1569 1486 0 0
T2 2840 2776 0 0
T3 1235 1143 0 0
T7 111779 110546 0 0
T9 1230 679 0 0
T11 8427 8342 0 0
T12 8740 8689 0 0
T17 2823 2769 0 0
T24 8456 8342 0 0
T48 7922 7871 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 3514287 0 0
T4 0 7258 0 0
T5 0 15723 0 0
T7 111779 1150 0 0
T8 0 251 0 0
T9 1230 370 0 0
T10 0 784 0 0
T11 8427 0 0 0
T12 8740 0 0 0
T13 0 2374 0 0
T14 0 1667 0 0
T17 2823 0 0 0
T19 0 1619 0 0
T20 0 207868 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 7283 0 0
T4 0 52 0 0
T5 0 104 0 0
T7 111779 17 0 0
T8 30341 4 0 0
T10 0 4 0 0
T13 0 15 0 0
T14 0 24 0 0
T15 0 16 0 0
T18 0 19 0 0
T19 3898 0 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T33 242738 0 0 0
T47 109577 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0
T51 0 11 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 7283 0 0
T4 0 52 0 0
T5 0 104 0 0
T7 111779 17 0 0
T8 30341 4 0 0
T10 0 4 0 0
T13 0 15 0 0
T14 0 24 0 0
T15 0 16 0 0
T18 0 19 0 0
T19 3898 0 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T33 242738 0 0 0
T47 109577 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0
T51 0 11 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 3514287 0 0
T4 0 7258 0 0
T5 0 15723 0 0
T7 111779 1150 0 0
T8 0 251 0 0
T9 1230 370 0 0
T10 0 784 0 0
T11 8427 0 0 0
T12 8740 0 0 0
T13 0 2374 0 0
T14 0 1667 0 0
T17 2823 0 0 0
T19 0 1619 0 0
T20 0 207868 0 0
T24 8456 0 0 0
T25 6776 0 0 0
T48 7922 0 0 0
T49 4080 0 0 0
T50 2273 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 663284326 663112333 0 0
T1 1569 1486 0 0
T2 2840 2776 0 0
T3 1235 1143 0 0
T7 111779 111696 0 0
T9 1230 1049 0 0
T11 8427 8342 0 0
T12 8740 8689 0 0
T17 2823 2769 0 0
T24 8456 8342 0 0
T48 7922 7871 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%