Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_kmac_core.gen_key_slicer[0].u_key_slicer

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.46 98.55 92.86 75.00 92.00 88.89 u_kmac_core


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sha3.u_pad.u_prefix_slicer

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.16 99.38 88.37 82.35 95.70 100.00 u_pad


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_staterd.gen_slicer[0].u_state_slice

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.00 100.00 70.00 100.00 u_staterd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_slicer
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2511100.00
CONT_ASSIGN2711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
27 1 1


Assert Coverage for Module : prim_slicer
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ValidWidth_A 3075 3075 0 0


ValidWidth_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3075 3075 0 0
T20 3 3 0 0
T21 3 3 0 0
T22 3 3 0 0
T23 3 3 0 0
T29 3 3 0 0
T30 3 3 0 0
T31 3 3 0 0
T32 3 3 0 0
T33 3 3 0 0
T34 3 3 0 0

Line Coverage for Instance : tb.dut.u_kmac_core.gen_key_slicer[0].u_key_slicer
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2511100.00
CONT_ASSIGN2711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
27 1 1


Assert Coverage for Instance : tb.dut.u_kmac_core.gen_key_slicer[0].u_key_slicer
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ValidWidth_A 1025 1025 0 0


ValidWidth_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1025 1025 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_pad.u_prefix_slicer
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2511100.00
CONT_ASSIGN2711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
27 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_pad.u_prefix_slicer
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ValidWidth_A 1025 1025 0 0


ValidWidth_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1025 1025 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_staterd.gen_slicer[0].u_state_slice
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2511100.00
CONT_ASSIGN2711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
27 1 1


Assert Coverage for Instance : tb.dut.u_staterd.gen_slicer[0].u_state_slice
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ValidWidth_A 1025 1025 0 0


ValidWidth_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1025 1025 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%