Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.82 96.32 91.89 100.00 100.00 92.73 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 352777 0 0
RunThenComplete_M 2147483647 3177596 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 352777 0 0
T4 958337 390 0 0
T5 6084 9 0 0
T6 255337 2337 0 0
T13 957880 270 0 0
T14 23159 9 0 0
T15 147387 38 0 0
T16 47935 8 0 0
T17 191865 147 0 0
T18 0 9 0 0
T19 0 32 0 0
T20 1918 0 0 0
T21 901 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3177596 0 0
T4 958337 5542 0 0
T5 6084 31 0 0
T6 255337 13147 0 0
T13 957880 1415 0 0
T14 23159 31 0 0
T15 147387 207 0 0
T16 47935 37 0 0
T17 191865 5581 0 0
T18 0 31 0 0
T19 0 189 0 0
T20 1918 0 0 0
T21 901 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%