Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.82 96.32 91.89 100.00 100.00 92.73 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 353137 0 0
RunThenComplete_M 2147483647 3192418 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 353137 0 0
T4 217765 2265 0 0
T5 187852 2265 0 0
T6 111205 15 0 0
T7 2487 0 0 0
T13 393313 167 0 0
T14 658188 174 0 0
T15 784325 374 0 0
T16 257297 2337 0 0
T17 434549 2265 0 0
T18 214430 101 0 0
T19 0 14 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3192418 0 0
T4 217765 12979 0 0
T5 187852 12979 0 0
T6 111205 87 0 0
T7 2487 2 0 0
T13 393313 907 0 0
T14 658188 896 0 0
T15 784325 5526 0 0
T16 257297 13147 0 0
T17 434549 12979 0 0
T18 214430 265 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%