| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.82 | 96.32 | 91.89 | 100.00 | 100.00 | 92.73 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 350326 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3125342 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 350326 | 0 | 0 |
| T5 | 955160 | 246 | 0 | 0 |
| T6 | 129660 | 169 | 0 | 0 |
| T7 | 344047 | 163 | 0 | 0 |
| T13 | 650536 | 390 | 0 | 0 |
| T14 | 136952 | 310 | 0 | 0 |
| T15 | 363739 | 47 | 0 | 0 |
| T16 | 285312 | 209 | 0 | 0 |
| T17 | 472256 | 310 | 0 | 0 |
| T18 | 38324 | 17 | 0 | 0 |
| T19 | 0 | 156 | 0 | 0 |
| T20 | 19737 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3125342 | 0 | 0 |
| T5 | 955160 | 5427 | 0 | 0 |
| T6 | 129660 | 833 | 0 | 0 |
| T7 | 344047 | 413 | 0 | 0 |
| T13 | 650536 | 5542 | 0 | 0 |
| T14 | 136952 | 5462 | 0 | 0 |
| T15 | 363739 | 256 | 0 | 0 |
| T16 | 285312 | 4254 | 0 | 0 |
| T17 | 472256 | 5462 | 0 | 0 |
| T18 | 38324 | 88 | 0 | 0 |
| T19 | 0 | 770 | 0 | 0 |
| T20 | 19737 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |