Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
| Conditions | 26 | 19 | 73.08 |
| Logical | 26 | 19 | 73.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T6,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
230074599 |
0 |
0 |
| T4 |
20918 |
761 |
0 |
0 |
| T5 |
16778 |
245 |
0 |
0 |
| T6 |
20852 |
713 |
0 |
0 |
| T13 |
21533 |
808 |
0 |
0 |
| T14 |
145902 |
455100 |
0 |
0 |
| T15 |
975860 |
100883 |
0 |
0 |
| T16 |
491374 |
501008 |
0 |
0 |
| T17 |
163311 |
9328 |
0 |
0 |
| T18 |
296372 |
11553 |
0 |
0 |
| T19 |
940916 |
17190 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
230074599 |
0 |
0 |
| T4 |
20918 |
761 |
0 |
0 |
| T5 |
16778 |
245 |
0 |
0 |
| T6 |
20852 |
713 |
0 |
0 |
| T13 |
21533 |
808 |
0 |
0 |
| T14 |
145902 |
455100 |
0 |
0 |
| T15 |
975860 |
100883 |
0 |
0 |
| T16 |
491374 |
501008 |
0 |
0 |
| T17 |
163311 |
9328 |
0 |
0 |
| T18 |
296372 |
11553 |
0 |
0 |
| T19 |
940916 |
17190 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 21 | 18 | 85.71 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 0 | 0 | |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| ALWAYS | 157 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
|
unreachable |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
0 |
1 |
| 157 |
1 |
1 |
| 158 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
0 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 23 | 11 | 47.83 |
| Logical | 23 | 11 | 47.83 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Unreachable | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
6 |
60.00 |
| TERNARY |
88 |
3 |
1 |
33.33 |
| TERNARY |
180 |
2 |
1 |
50.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 20 | 19 | 95.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 0 | 0 | |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| ALWAYS | 157 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
|
unreachable |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
0 |
1 |
| 157 |
1 |
1 |
| 158 |
|
unreachable |
|
|
|
MISSING_ELSE |
| 172 |
1 |
1 |
| 173 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
| Conditions | 27 | 14 | 51.85 |
| Logical | 27 | 14 | 51.85 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Unreachable | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
7 |
70.00 |
| TERNARY |
88 |
3 |
1 |
33.33 |
| TERNARY |
172 |
1 |
1 |
100.00 |
| TERNARY |
180 |
2 |
1 |
50.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Unreachable |
|
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Unreachable |
|
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 172 |
1 |
1 |
| 173 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
| Conditions | 34 | 31 | 91.18 |
| Logical | 34 | 31 | 91.18 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T17,T18,T29 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Covered | T14,T17,T18 |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Covered | T14,T17,T18 |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Covered | T17,T18,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T17,T18,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T17,T18,T29 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T17,T18 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| TERNARY |
88 |
3 |
3 |
100.00 |
| TERNARY |
172 |
2 |
2 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T17,T18,T29 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T14,T17,T18 |
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
63453520 |
0 |
0 |
| T4 |
20918 |
177 |
0 |
0 |
| T5 |
16778 |
201 |
0 |
0 |
| T6 |
20852 |
174 |
0 |
0 |
| T13 |
21533 |
151 |
0 |
0 |
| T14 |
145902 |
195724 |
0 |
0 |
| T15 |
975860 |
96112 |
0 |
0 |
| T16 |
491374 |
47746 |
0 |
0 |
| T17 |
163311 |
9171 |
0 |
0 |
| T18 |
296372 |
16104 |
0 |
0 |
| T19 |
940916 |
19447 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
63453520 |
0 |
0 |
| T4 |
20918 |
177 |
0 |
0 |
| T5 |
16778 |
201 |
0 |
0 |
| T6 |
20852 |
174 |
0 |
0 |
| T13 |
21533 |
151 |
0 |
0 |
| T14 |
145902 |
195724 |
0 |
0 |
| T15 |
975860 |
96112 |
0 |
0 |
| T16 |
491374 |
47746 |
0 |
0 |
| T17 |
163311 |
9171 |
0 |
0 |
| T18 |
296372 |
16104 |
0 |
0 |
| T19 |
940916 |
19447 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
| Conditions | 26 | 19 | 73.08 |
| Logical | 26 | 19 | 73.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T6,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
81506397 |
0 |
0 |
| T4 |
20918 |
1760 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
1696 |
0 |
0 |
| T13 |
21533 |
1669 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
99870 |
0 |
0 |
| T16 |
491374 |
73083 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
81506397 |
0 |
0 |
| T4 |
20918 |
1760 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
1696 |
0 |
0 |
| T13 |
21533 |
1669 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
99870 |
0 |
0 |
| T16 |
491374 |
73083 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 26 | 18 | 69.23 |
| Logical | 26 | 18 | 69.23 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
38886627 |
0 |
0 |
| T4 |
20918 |
546 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
546 |
0 |
0 |
| T13 |
21533 |
546 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
22230 |
0 |
0 |
| T16 |
491374 |
16236 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
38886627 |
0 |
0 |
| T4 |
20918 |
546 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
546 |
0 |
0 |
| T13 |
21533 |
546 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
22230 |
0 |
0 |
| T16 |
491374 |
16236 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 172 |
1 |
1 |
| 173 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
| Conditions | 34 | 26 | 76.47 |
| Logical | 34 | 26 | 76.47 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T6,T13 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T6,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T6,T13 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T6,T13 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T6,T13 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
11 |
91.67 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
172 |
2 |
2 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T6,T13 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
Covered |
T4,T5,T6 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
75358217 |
0 |
0 |
| T4 |
20918 |
1760 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
1696 |
0 |
0 |
| T13 |
21533 |
1669 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
99870 |
0 |
0 |
| T16 |
491374 |
73083 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
20918 |
20835 |
0 |
0 |
| T5 |
16778 |
16706 |
0 |
0 |
| T6 |
20852 |
20788 |
0 |
0 |
| T13 |
21533 |
21463 |
0 |
0 |
| T14 |
145902 |
145901 |
0 |
0 |
| T15 |
975860 |
975851 |
0 |
0 |
| T16 |
491374 |
491368 |
0 |
0 |
| T17 |
163311 |
163233 |
0 |
0 |
| T18 |
296372 |
296301 |
0 |
0 |
| T19 |
940916 |
940829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
75358217 |
0 |
0 |
| T4 |
20918 |
1760 |
0 |
0 |
| T5 |
16778 |
546 |
0 |
0 |
| T6 |
20852 |
1696 |
0 |
0 |
| T13 |
21533 |
1669 |
0 |
0 |
| T14 |
145902 |
189700 |
0 |
0 |
| T15 |
975860 |
99870 |
0 |
0 |
| T16 |
491374 |
73083 |
0 |
0 |
| T17 |
163311 |
28546 |
0 |
0 |
| T18 |
296372 |
43752 |
0 |
0 |
| T19 |
940916 |
55914 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
511910102 |
0 |
0 |
| T1 |
2425 |
434 |
0 |
0 |
| T2 |
12245 |
2762 |
0 |
0 |
| T3 |
3997 |
1217 |
0 |
0 |
| T57 |
11479 |
2771 |
0 |
0 |
| T58 |
11117 |
2446 |
0 |
0 |
| T61 |
1829 |
260 |
0 |
0 |
| T68 |
1209 |
241 |
0 |
0 |
| T90 |
1232 |
1 |
0 |
0 |
| T91 |
1947 |
130 |
0 |
0 |
| T92 |
3608 |
2427 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1275 |
1275 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T57 |
1 |
1 |
0 |
0 |
| T58 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T68 |
1 |
1 |
0 |
0 |
| T90 |
1 |
1 |
0 |
0 |
| T91 |
1 |
1 |
0 |
0 |
| T92 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
943431835 |
0 |
0 |
| T1 |
2425 |
218 |
0 |
0 |
| T2 |
12245 |
6015 |
0 |
0 |
| T3 |
3997 |
622 |
0 |
0 |
| T57 |
11479 |
4490 |
0 |
0 |
| T58 |
11117 |
4435 |
0 |
0 |
| T61 |
1829 |
142 |
0 |
0 |
| T68 |
1209 |
122 |
0 |
0 |
| T90 |
1232 |
1 |
0 |
0 |
| T91 |
1947 |
120 |
0 |
0 |
| T92 |
3608 |
1274 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1275 |
1275 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T57 |
1 |
1 |
0 |
0 |
| T58 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T68 |
1 |
1 |
0 |
0 |
| T90 |
1 |
1 |
0 |
0 |
| T91 |
1 |
1 |
0 |
0 |
| T92 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
42606679 |
0 |
0 |
| T1 |
2425 |
1 |
0 |
0 |
| T2 |
12245 |
0 |
0 |
0 |
| T3 |
3997 |
0 |
0 |
0 |
| T57 |
11479 |
0 |
0 |
0 |
| T58 |
11117 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
131 |
0 |
0 |
| T61 |
1829 |
0 |
0 |
0 |
| T68 |
1209 |
0 |
0 |
0 |
| T90 |
1232 |
0 |
0 |
0 |
| T91 |
1947 |
0 |
0 |
0 |
| T92 |
3608 |
0 |
0 |
0 |
| T93 |
0 |
85 |
0 |
0 |
| T94 |
0 |
2 |
0 |
0 |
| T95 |
0 |
54 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
99 |
0 |
0 |
| T98 |
0 |
610 |
0 |
0 |
| T99 |
0 |
498 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1275 |
1275 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T57 |
1 |
1 |
0 |
0 |
| T58 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T68 |
1 |
1 |
0 |
0 |
| T90 |
1 |
1 |
0 |
0 |
| T91 |
1 |
1 |
0 |
0 |
| T92 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
81515455 |
0 |
0 |
| T1 |
2425 |
1 |
0 |
0 |
| T2 |
12245 |
0 |
0 |
0 |
| T3 |
3997 |
0 |
0 |
0 |
| T57 |
11479 |
0 |
0 |
0 |
| T58 |
11117 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
129 |
0 |
0 |
| T61 |
1829 |
0 |
0 |
0 |
| T68 |
1209 |
0 |
0 |
0 |
| T90 |
1232 |
0 |
0 |
0 |
| T91 |
1947 |
0 |
0 |
0 |
| T92 |
3608 |
0 |
0 |
0 |
| T93 |
0 |
85 |
0 |
0 |
| T94 |
0 |
2 |
0 |
0 |
| T95 |
0 |
46 |
0 |
0 |
| T96 |
0 |
4 |
0 |
0 |
| T97 |
0 |
94 |
0 |
0 |
| T98 |
0 |
1943 |
0 |
0 |
| T99 |
0 |
360 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2425 |
2303 |
0 |
0 |
| T2 |
12245 |
12160 |
0 |
0 |
| T3 |
3997 |
3743 |
0 |
0 |
| T57 |
11479 |
10965 |
0 |
0 |
| T58 |
11117 |
11051 |
0 |
0 |
| T61 |
1829 |
1482 |
0 |
0 |
| T68 |
1209 |
1056 |
0 |
0 |
| T90 |
1232 |
1134 |
0 |
0 |
| T91 |
1947 |
1879 |
0 |
0 |
| T92 |
3608 |
3522 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1275 |
1275 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T57 |
1 |
1 |
0 |
0 |
| T58 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T68 |
1 |
1 |
0 |
0 |
| T90 |
1 |
1 |
0 |
0 |
| T91 |
1 |
1 |
0 |
0 |
| T92 |
1 |
1 |
0 |
0 |