| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.82 | 96.32 | 91.89 | 100.00 | 100.00 | 92.73 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 349101 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3082902 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 349101 | 0 | 0 | 
| T1 | 38916 | 3 | 0 | 0 | 
| T2 | 2314 | 0 | 0 | 0 | 
| T3 | 467938 | 310 | 0 | 0 | 
| T4 | 2280 | 0 | 0 | 0 | 
| T5 | 49103 | 16 | 0 | 0 | 
| T9 | 5675 | 9 | 0 | 0 | 
| T13 | 787072 | 118 | 0 | 0 | 
| T14 | 461889 | 310 | 0 | 0 | 
| T15 | 429112 | 2265 | 0 | 0 | 
| T16 | 23858 | 9 | 0 | 0 | 
| T17 | 0 | 15 | 0 | 0 | 
| T18 | 0 | 186 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3082902 | 0 | 0 | 
| T1 | 38916 | 125 | 0 | 0 | 
| T2 | 2314 | 2 | 0 | 0 | 
| T3 | 467938 | 5462 | 0 | 0 | 
| T4 | 2280 | 0 | 0 | 0 | 
| T5 | 49103 | 84 | 0 | 0 | 
| T9 | 5675 | 31 | 0 | 0 | 
| T13 | 787072 | 4364 | 0 | 0 | 
| T14 | 461889 | 5462 | 0 | 0 | 
| T15 | 429112 | 12979 | 0 | 0 | 
| T16 | 23858 | 31 | 0 | 0 | 
| T17 | 0 | 74 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |