| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 348894 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3093198 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 348894 | 0 | 0 |
| T1 | 138552 | 189 | 0 | 0 |
| T2 | 379346 | 28 | 0 | 0 |
| T3 | 3797 | 0 | 0 | 0 |
| T9 | 300354 | 22 | 0 | 0 |
| T13 | 236728 | 194 | 0 | 0 |
| T14 | 677853 | 65 | 0 | 0 |
| T15 | 377152 | 162 | 0 | 0 |
| T16 | 6615 | 9 | 0 | 0 |
| T17 | 49245 | 7 | 0 | 0 |
| T18 | 0 | 143 | 0 | 0 |
| T19 | 0 | 173 | 0 | 0 |
| T20 | 1280 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3093198 | 0 | 0 |
| T1 | 138552 | 924 | 0 | 0 |
| T2 | 379346 | 1125 | 0 | 0 |
| T3 | 3797 | 2 | 0 | 0 |
| T9 | 300354 | 865 | 0 | 0 |
| T13 | 236728 | 6596 | 0 | 0 |
| T14 | 677853 | 338 | 0 | 0 |
| T15 | 377152 | 814 | 0 | 0 |
| T16 | 6615 | 31 | 0 | 0 |
| T17 | 49245 | 35 | 0 | 0 |
| T18 | 0 | 715 | 0 | 0 |
| T20 | 1280 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |