| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 346090 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3083678 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 346090 | 0 | 0 | 
| T1 | 117736 | 157 | 0 | 0 | 
| T2 | 26472 | 5 | 0 | 0 | 
| T3 | 507220 | 2337 | 0 | 0 | 
| T12 | 184874 | 180 | 0 | 0 | 
| T13 | 604895 | 374 | 0 | 0 | 
| T14 | 23562 | 9 | 0 | 0 | 
| T15 | 186303 | 390 | 0 | 0 | 
| T16 | 212902 | 157 | 0 | 0 | 
| T17 | 138506 | 310 | 0 | 0 | 
| T18 | 680082 | 116 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3083678 | 0 | 0 | 
| T1 | 117736 | 826 | 0 | 0 | 
| T2 | 26472 | 19 | 0 | 0 | 
| T3 | 507220 | 13147 | 0 | 0 | 
| T12 | 184874 | 892 | 0 | 0 | 
| T13 | 604895 | 5526 | 0 | 0 | 
| T14 | 23562 | 31 | 0 | 0 | 
| T15 | 186303 | 5542 | 0 | 0 | 
| T16 | 212902 | 6137 | 0 | 0 | 
| T17 | 138506 | 5462 | 0 | 0 | 
| T18 | 680082 | 1481 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |