Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.96 96.27 93.33 100.00 92.31 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 346803 0 0
RunThenComplete_M 2147483647 3074966 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 346803 0 0
T1 174308 199 0 0
T2 105973 0 0 0
T3 1068 0 0 0
T4 203072 243 0 0
T5 162322 74 0 0
T15 124052 8 0 0
T16 7258 9 0 0
T17 427537 2265 0 0
T18 257529 182 0 0
T19 474478 310 0 0
T20 0 9 0 0
T21 0 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3074966 0 0
T1 174308 1028 0 0
T2 105973 0 0 0
T3 1068 0 0 0
T4 203072 1168 0 0
T5 162322 365 0 0
T15 124052 328 0 0
T16 7258 31 0 0
T17 427537 12979 0 0
T18 257529 436 0 0
T19 474478 5462 0 0
T20 0 31 0 0
T21 0 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%