| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 349703 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3133496 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 349703 | 0 | 0 | 
| T1 | 184636 | 390 | 0 | 0 | 
| T2 | 929861 | 246 | 0 | 0 | 
| T3 | 932203 | 85 | 0 | 0 | 
| T4 | 2073 | 0 | 0 | 0 | 
| T13 | 950960 | 246 | 0 | 0 | 
| T14 | 280609 | 374 | 0 | 0 | 
| T15 | 136189 | 181 | 0 | 0 | 
| T16 | 462156 | 310 | 0 | 0 | 
| T17 | 103856 | 108 | 0 | 0 | 
| T18 | 519380 | 2337 | 0 | 0 | 
| T19 | 0 | 310 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3133496 | 0 | 0 | 
| T1 | 184636 | 5542 | 0 | 0 | 
| T2 | 929861 | 5427 | 0 | 0 | 
| T3 | 932203 | 457 | 0 | 0 | 
| T4 | 2073 | 0 | 0 | 0 | 
| T13 | 950960 | 5427 | 0 | 0 | 
| T14 | 280609 | 3004 | 0 | 0 | 
| T15 | 136189 | 962 | 0 | 0 | 
| T16 | 462156 | 5462 | 0 | 0 | 
| T17 | 103856 | 559 | 0 | 0 | 
| T18 | 519380 | 13147 | 0 | 0 | 
| T19 | 0 | 5462 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |